# A Transmission-Line Based Technique for De-Embedding Noise Parameters

Kenneth H. K. Yau\*, Alain M. Mangan\*, Pascal Chevalier<sup>†</sup>, Peter Schvan<sup>‡</sup>, and Sorin P. Voinigescu\*

\*Department of Electrical and Computer Engineering,

University of Toronto, 10 King's College Rd., Toronto ON, M5S 3G4, Canada

<sup>†</sup>STMicroelectronics, 850 rue Jean Monnet, F-38926 Crolles, France

<sup>‡</sup>NORTEL, 3500 Carling Ave., Ottawa ON, K2H 8E9, Canada

Abstract—A transmission line-based de-embedding technique for on-wafer S parameter measurements is extended to the noise parameters of MOSFETs and HBTs. Since it accounts for the distributed effects of interconnect lines and for the padinterconnect discontinuity, it is expected to yield more accurate results at high frequencies than existing approaches. Furthermore, by requiring only two transmission line test structures to de-embed all test structures in a (Bi)CMOS process, it is one of the most area-efficient. Experimental validation is provided on 90 nm and 130 nm n-MOSFETs and SiGe HBTs and its accuracy is compared with that of other lumped or distributed de-embedding techniques.

### I. INTRODUCTION

Accurate characterization of the noise parameters of active devices relies on the complete removal of test structure parasitics from the measured data. The limitations of a lumpedelement approach and the need to account for the distributed nature of the interconnect linking the pads with the device have been recognized and different techniques have recently been developed based on a cascade configuration [1], [2] and a fourport parasitic model [3]. Although the techniques in [1], [3] account for the distributed effects, they require, respectively, three and five de-embedding structures for each device to be characterized. This results in a large area overhead, long testing times and becomes very expensive in nano-scale CMOS technologies. This paper expands on a recently proposed transmission line characterization technique [4], [5], to present a noise parameter de-embedding method that requires only two dummy structures to characterize the noise parameters of all the test structures fabricated on a wafer. The new technique differs from that in [2] in the method employed to obtain the characteristic impedance  $(Z_C)$  and the propagation constant  $(\gamma)$  of the transmission line. It is experimentally validated on 130 nm and 90 nm n-MOSFETs and on SiGe HBTs with  $f_T$ 's of 150 GHz and 230 GHz, respectively, from two generations of 130 nm SiGe BiCMOS processes [6], [7].

## II. THEORY

A transistor test structure can be represented as a cascade of three two-port networks as shown in Fig. 1. The electrical and noise properties of the input and output networks, which are composed of the probe pads and the interconnects leading to the transistor, are described by their two-port network parameters and noise correlation matrices [8], with the notation defined in Fig. 1. The transistor is represented by its own two-port parameters and noise correlation matrix,  $C_{T}^{i}$ . Two-



Fig. 1. A test structure modelled as a cascade of two-port networks. The superscript "i" denotes the representation (A: chain, Y: admittance, etc.) of the noise correlation matrix.



Fig. 2. Test structures required for noise parameter de-embedding. (a) short transmission line, (b) transistor test structure utilizing interconnects with the same width at the in the input and output ports, and (c) long transmission line.

port parameter and noise correlation matrix conversions are assumed implicitly for a concise presentation. For instance, both  $\mathbf{Y}_{T}$  and  $\mathbf{A}_{T}$  represent the transistor, but one is a Yparameter representation and the other is an *ABCD* parameter representation, likewise for  $\mathbf{C}_{T}^{\mathbf{Y}}$  and  $\mathbf{C}_{T}^{\mathbf{A}}$ . Noise correlation matrix conversions are accomplished using the formulae in [8]. Figure 2 describes the dummy structures required for deembedding and defines relevant symbols.

The noise parameter de-embedding technique can be separated into three major steps: (1) de-embedding the probe pads from the transmission line test structures to obtain the characteristic impedance  $(Z_C)$  and propagation constant  $(\gamma)$ , (2) splitting the short transmission line into two halves as illustrated in Fig. 2(a) and determining the matrices  $\mathbf{Y}_{\text{LEFT}}$  and  $\mathbf{Y}_{\text{RIGHT}}$ , and (3) calculate the electrical and noise matrices of the input and output networks (*i.e.*  $\mathbf{Y}_{\text{IN/OUT}}$ ) and de-embed their contributions from the measured noise parameters. The remainder of this section shall describe each of the three steps in sequence.

#### A. De-embedding the Transmission Line Test Structures

For simplicity, the interconnects at the input and output of the transistor are assumed to have the same width. A method to remove this restriction will be illustrated at the end of the last subsection.

In this work, the interconnects from the probe pads to the transistor are characterized as transmission lines.  $Z_C$  and  $\gamma$  of the interconnects are determined from two transmission line test structures of different lengths, but having the same width as the interconnects, using the technique described in [4].

#### B. Splitting Short Transmission Line Test Structure

Splitting the short transmission line test structure and calculating the electrical matrices of the two halves form the basis of the noise parameter de-embedding technique. The method used was presented in [5] and summarized in the remainder of this subsection.

From transmission line theory, the Y-parameters of a transmission line of length l are given by [9]

$$\mathbf{Y} = \frac{1}{Z_C} \begin{bmatrix} \coth \gamma l & -\operatorname{csch} \gamma l \\ -\operatorname{csch} \gamma l & \coth \gamma l \end{bmatrix}.$$
 (1)

If the transmission line is short such that  $|\gamma l| \ll 1$ , then the hyperbolic functions can be approximated by the first non-zero term of their Maclaurin series expansion [5]. By approximating the probe pads as lumped elements  $(Y_P)$  and accounting for the pad-line discontinuity through  $(Z_D)$  as illustrated in Fig. 3, it can be shown that the Y-parameter matrix of the left half of the short transmission line, including the probe pads, is given by [5]

$$\mathbf{Y}_{\mathbf{LEFT}} = \begin{bmatrix} y_{11}^S - y_{12}^S - \frac{\gamma l_S}{4Z_C} & 2y_{12}^S \\ 2y_{12}^S & \frac{\gamma l_S}{4Z_C} - 2y_{12}^S \end{bmatrix}, \quad (2)$$

where  $\{y_{ij}^S\}$  are the measured Y-parameters of the short transmission line test structure before de-embedding and  $l_S$  is the length of the short transmission line. Since the left and right halves are mirror images of each other,  $\mathbf{Y}_{\mathbf{RIGHT}}$  can be obtained by simultaneously interchanging the rows and columns of  $\mathbf{Y}_{\mathbf{LEFT}}$  as

$$\mathbf{Y}_{\mathbf{RIGHT}} = \mathbf{P} \times \mathbf{Y}_{\mathbf{LEFT}} \times \mathbf{P},\tag{3}$$

where  $\mathbf{P}$  is the permutation matrix

$$\mathbf{P} = \begin{bmatrix} 0 & 1\\ 1 & 0 \end{bmatrix}. \tag{4}$$



Fig. 3. Equivalent circuit model of a transmission line test structure. Note that the lumped pad approximation is the only assumption made. Any transmission line can be represented exactly by the  $\pi$ -network inside the dashed box by frequency dependent impedances, although the impedances may not be realizable with physical R, L, and C elements.

Since the short transmission line test structure is symmetric, its S-parameter matrix should also be symmetric. However, because of measurement errors, this is strictly not the case. In this work, the measurement error is handled by averaging the measured S-parameter matrix according to

$$s_{11}' = s_{22}' = \frac{s_{11} + s_{22}}{2} \tag{5}$$

$$s_{12}' = s_{21}' = \frac{s_{12} + s_{21}}{2},\tag{6}$$

where the quantities without primes are the measured values. The averaged S-parameter matrices are used in (2) to calculate  $Y_{LEFT}$ .

#### C. De-embedding Noise Parameters

The Y-parameter matrices of the input ( $\mathbf{Y}_{IN}$ ) and output networks ( $\mathbf{Y}_{OUT}$ ) have to be determined in order to de-embed the measured noise parameters. Based on the transmission line de-embedding technique summarized in section II-A, the input network is obtained by appending (or subtracting) a transmission line of length  $|l_1 - l_S/2|$  to the network represented  $\mathbf{Y}_{LEFT}$ . Likewise, the matrix of the output network is calculated by appending (or subtracting) a  $|l_2 - l_S/2|$  long line to  $\mathbf{Y}_{RIGHT}$ . Mathematically,

$$\mathbf{A_{IN}} = \mathbf{A_{LEFT}} \times \mathbf{A}_{l_1 - l_S/2} \tag{7}$$

$$\mathbf{A}_{\mathbf{OUT}} = \mathbf{A}_{l_2 - l_S/2} \times \mathbf{A}_{\mathbf{RIGHT}},\tag{8}$$

where  $\mathbf{A}_{l_1-l_S/2}$  and  $\mathbf{A}_{l_2-l_S/2}$ , respectively, are *ABCD* matrices of intrinsic transmission lines of lengths  $l_1 - l_S/2$  and  $l_2 - l_S/2$  obtained from (1). Note that if  $l_1 - l_S/2$  and/or  $l_2 - l_S/2$  is negative, the above equations elegantly subtract the appropriate transmission length from  $\mathbf{A}_{\text{LEFT}}$  and/or  $\mathbf{A}_{\text{RIGHT}}$ .

Since the input and output networks are passive, their noise correlation matrices can be determined from their Y-parameter matrices as in [10]

$$\mathbf{C}_{\mathbf{IN}/\mathbf{OUT}}^{\mathbf{Y}} = k_B T \left( \mathbf{Y}_{\mathbf{IN}/\mathbf{OUT}} + \mathbf{Y}_{\mathbf{IN}/\mathbf{OUT}}^{\dagger} \right), \qquad (9)$$

where <sup>†</sup> represents the conjugate-transpose (adjoint) operation. This equation, which reduces to  $2k_BT\Re\{\mathbf{Y}\}$  if the real part of the Y-parameter matrix is symmetric, ensures that the noise matrix is also symmetric even in the presence of measurement errors.

Having determined both the electrical and noise matrices of the input and output networks, the chain noise correlation matrix of the transistor from which the de-embedded noise parameters are calculated can be isolated as [8], [11]

$$\mathbf{C}_{\mathbf{T}}^{\mathbf{A}} = \mathbf{A}_{\mathbf{IN}}^{-1} \left( \mathbf{C}_{\mathbf{DUT}}^{\mathbf{A}} - \mathbf{C}_{\mathbf{IN}}^{\mathbf{A}} \right) \left( \mathbf{A}_{\mathbf{IN}}^{\dagger} \right)^{-1} - \mathbf{A}_{\mathbf{T}} \mathbf{C}_{\mathbf{OUT}}^{\mathbf{A}} \mathbf{A}_{\mathbf{T}}^{\dagger}.$$
(10)

 $A_T$  is the *ABCD* parameter matrix of the transistor and can be calculated as

$$\mathbf{A}_{\mathbf{T}} = \mathbf{A}_{\mathbf{IN}}^{-1} \mathbf{A}_{\mathbf{DUT}} \mathbf{A}_{\mathbf{OUT}}^{-1}$$
(11)

and  $C^{A}_{DUT}$  is reconstructed from the measured noise parameters of the test structure using the formulae in [8], [11].

An additional pair of long and short transmission line test structures is necessary to remove the restriction that the interconnects at the input and output of the transistor have identical widths.  $A_{IN}$  and  $C_{IN}^{Y}$  are determined from the pair of transmission line test structures that have the same line width as the input interconnect. Likewise,  $A_{OUT}$  and  $C_{OUT}^{Y}$  are obtained from the lines whose width is identical to that of the output interconnect. The de-embedding technique will otherwise remain unchanged.

#### **III. RESULTS AND DISCUSSION**

Verification of the proposed de-embedding technique is provided in two steps. First, electromagnetic simulations are employed to assess the accuracy of using (2) to split the short transmission line test structure. Next, the noise parameter deembedding technique is verified experimentally on 90 nm and 130 nm n-MOSFETs and SiGe HBTs and compared to existing techniques.

## A. Three Dimensional Electromagnetic Simulations

The error associated with using the approximation in (2) to split the short transmission line test structure was assessed using 3-D electromagnetic simulations. The S-parameters of the long and short transmission line test structures, together with the pads, were calculated using Ansoft HFSS. The transmission line de-embedding technique in [4] was applied to the simulated S-parameters to extract  $Z_C$  and  $\gamma$ , and (2) was applied to split the short transmission line test structure.

The simulated test structures have  $40 \times 40 \mu m^2$  signal pads. The length of the long line  $(l_L)$  is  $600\mu m$ , while that of the short line  $(l_S)$  is  $100\mu m$ . The transmission lines are  $5\mu m$  wide and  $0.9\mu m$  thick and the dielectric is  $7\mu m$  thick.

The S-parameters calculated from (2) are compared with those obtained directly from HFSS simulations in Figs. 4-6. The errors for the real and imaginary parts of each of the S-parameters are summarized in Table II. A validation of this de-embedding technique on the measured Y-parameters of MOSFETs, SiGe HBTs, inductors and varactors in the up to 65 GHz range will be presented in [12]. Below, we focus only on noise parameter measurements.



Fig. 4. Real parts of  $s_{11}$  and  $s_{22}$  of the left half of the splitted short transmission line test structure as calculated from (2): solid line and directly from HFSS simulations: symbols.



Fig. 5. Imaginary parts of  $s_{11}$  and  $s_{22}$  of the left half of the splitted short transmission line test structure as calculated from (2): solid line and directly from HFSS simulations: symbols.



Fig. 6.  $s_{12}$  of the left half of the splitted short transmission line test structure as calculated from (2): solid line and directly from HFSS simulations: symbols.

 TABLE I

 Percentage error in the S-parameters due to (2)

| Real     | 100 GHz | 50 GHz | Imag     | 100 GHz | 50 GHz |
|----------|---------|--------|----------|---------|--------|
| $s_{11}$ | 134.5%  | 60.2%  | $s_{11}$ | 8.28%   | 0.48%  |
| $s_{22}$ | 19.13%  | 25.29% | $s_{22}$ | 4.68%   | 4.72%  |
| $s_{12}$ | 0.48%   | 0.103% | $s_{12}$ | 2.26%   | 1.08%  |

### B. Experimental Verification

Figure 7 is a die photo of the SiGe HBT and n-MOSFET test structures and the necessary dummy structures fabricated to

|          | 100 GHz            | 50 GHz             |          | 100 GHz            | 50 GHz             |
|----------|--------------------|--------------------|----------|--------------------|--------------------|
| Real     | $(\times 10^{-3})$ | $(\times 10^{-3})$ | Imag     | $(\times 10^{-3})$ | $(\times 10^{-3})$ |
| $s_{11}$ | 12.8               | 4.6                | $s_{11}$ | 9.7                | 0.3                |
| $s_{22}$ | 16.0               | 4.6                | $s_{22}$ | 3.1                | 2.1                |
| $s_{12}$ | 4.3                | 1.0                | $s_{12}$ | 9.8                | 2.4                |

TABLE II Absolute error in the S-parameters due to (2)

TABLE III TEST STRUCTURE AND DEVICE GEOMETRIES

|                | $W_E/l_G$ | $l_E/W_F$ | $N_E/N_F$ | $l_1$  | $l_2$  |
|----------------|-----------|-----------|-----------|--------|--------|
| Tech./Device   | $(\mu m)$ | (µm)      | -         | (µm)   | (µm)   |
| 90 nm (n-FET)  | 0.1       | 1         | 80        | 34.935 | 34.555 |
| 130 nm (n-FET) | 0.13      | 1         | 80        | 43.83  | 45.225 |
| HBT [6]/ [13]  | 0.17/0.13 | 2.5       | 3         | 44.91  | 42.335 |

validate the new de-embedding technique. The geometries of the devices are summarized in Table III. All the test structures employ a M1 ground shield with abundant substrate PTAPs to reduce the substrate loss, as indicated by the shaded region in Fig. 2. The ground planes are slotted to comply with the metal density rules in nano-scale CMOS technologies.

S-parameters and noise parameters were measured on-wafer using a Wiltron 360B VNA, a Focus Microwaves tuner and a HP8971C noise figure test set. The open-short technique [14], the transmission line-based technique in [2] and the proposed technique were used to de-embed measured noise parameters. The measurement results summarized in Figs. 8-11 indicate that there is negligible difference between the three techniques for all noise parameters of SiGe HBTs and n-MOSFETs up to 26 GHz. This is expected, showing that the new technique agrees with previously published ones at low frequencies while consuming less silicon area. Note that the same pair of transmission lines is used to de-embed both the 130 nm MOSFETs and SiGe HBTs. The difference between the openshort technique and the new technique is expected to increase with frequency, since the lumped-element approximation will gradually fail as distributive effects become important.

Another observation is that the differences between the raw data and the de-embedded results are smaller for the 90 nm MOSFETs (Figs. 12-13) than for the 130 nm HBTs and MOSFETs (Figs. 8-11). In the 90 nm CMOS test chip, a metal 1 ground plane extends throughout the test structure, including under the high speed signal pads. In contrast, the signal pads in the 130 nm designs do not have a metal 1 ground shield directly underneath. This introduces extra losses, which translate into a higher measured noise figure of the test structure before de-embedding. While this loss can be deembedded, measurement accuracy improves when the parasitic losses are minimized.

The importance of employing a ground plane is more evident by comparing the de-embedded  $NF_{\rm MIN}$  of two generations of SiGe HBTs with exactly the same interconnect and pad layouts. Shown in Fig. 14 are the de-embedded  $NF_{\rm MIN}$ data for two generations of SiGe HBTs [6], [13]. The  $NF_{\rm MIN}$ of the newer generation HBT, [13] remains below 0.6 dB up to





Fig. 7. Die photos of 90 nm CMOS (top) and 130 nm BiCMOS (bottom) test structures. Note that only one pair of transmission lines is necessary in each technology.

22 GHz but exhibits significant fluctuations after the pad and interconnect losses are de-embedded due to a relatively larger contribution from the parasitics to the measured noise figure.

Finally, Fig. 14 confirms that the optimum noise bias of an n-MOSFET remains constant across frequencies, consistent with the results reported in [15]. The minimum noise bias of the 150 GHz SiGe HBT in [6] shifts to higher current densities with increasing frequency. However, this trend is drowned in the relatively larger scatter in  $NF_{\rm MIN}$  data for the 230 GHz SiGe HBT in [13] due to the aforementioned parasitic losses and due to the device noise figure being lower than 1 dB.



Fig. 8.  $NF_{\rm MIN}$  and  $R_n$  of the 130 nm n-FET.  $J_D=0.15{\rm mA}/\mu{\rm m}$  and  $V_{DS}{=}1\,{\rm V}$ 

![](_page_4_Figure_2.jpeg)

Fig. 9.  $Z_{SOPT}$  of the 130 nm n-FET.  $J_D = 0.15$ mA/ $\mu$ m and  $V_{DS}$ =1 V

![](_page_4_Figure_4.jpeg)

Fig. 10.  $NF_{\text{MIN}}$  and  $R_n$  of the SiGe HBT [6].  $I_C = 1$ mA and  $V_{CE}=1$  V

#### **IV. CONCLUSIONS**

A transmission line de-embedding technique was extended to de-embed the noise parameters of FETs and HBTs. Its accuracy was assessed using electromagnetic simulations and tested experimentally on 90 nm and 130 nm n-MOSFETs and on 150 GHz and 230 GHz SiGe HBTs from two generations of SiGe BiCMOS processes. Measurement results indicate that this technique agrees with existing ones up to 26 GHz, while consuming less silicon area and requiring fewer dummy test structures and fewer S-parameter measurements. Furthermore, compared to existing lumped element-based de-embedding techniques, because of its distributed nature, its accuracy

![](_page_4_Figure_8.jpeg)

Fig. 11.  $Z_{SOPT}$  of the SiGe HBT [6].  $I_C = 1$ mA and  $V_{CE}=1$  V

![](_page_4_Figure_10.jpeg)

Fig. 12.  $NF_{\rm MIN}$  and  $R_n$  of the 90 nm n-FET.  $J_D=0.15{\rm mA}/\mu{\rm m}$  and  $V_{DS}{=}0.7\,{\rm V}$ 

![](_page_4_Figure_12.jpeg)

Fig. 13.  $Z_{SOPT}$  of the 90 nm n-FET.  $J_D = 0.15$ mA/ $\mu$ m and  $V_{DS}$ =0.7 V

is expected to be better at higher frequencies. Finally, the importance of minimizing the parasitic losses of the test structures for accurate measurements was also demonstrated.

### **ACKNOWLEDGEMENTS**

The authors would like to acknowledge STMicroelectronics for fabrication and NORTEL for funding.

#### REFERENCES

 C.-H. Chen and M. J. Deen, "A general procedure for high-frequency noise parameter de-embedding of MOSFETs by taking the capacitive effects of metal interconnections into account," in *IEEE International Conference on Microelectronic Test Structures*, Mar. 2001, pp. 109–114.

![](_page_5_Figure_0.jpeg)

Fig. 14.  $NF_{\rm MIN}$  vs. Bias for a 90 nm n-MOSFET (solid lines), a 130 nm SiGe BiCMOS HBT (dashed lines) [6] and a scaled 130 nm-based SiGe HBT (dashed lines) [13].

- [2] M.-H. Cho, G.-W. Huang, Y.-H. Wang, and L.-K. Wu, "A scalable noise de-embedding technique for on-wafer microwave device characterization," *IEEE Microwave Wireless Compon. Lett.*, vol. 15, pp. 649–651, Oct. 2005.
- [3] Q. Liang, J. D. Cressler, G. Niu, Y. Lu, G. Freeman, D. C. Ahlgren, R. M. Maladi, K. Newton, and D. L. Harame, "A simple four-port parasitic deembedding methodology for high-frequency scattering parameter and noise characterization of SiGe HBTs," *IEEE Trans. Microwave Theory Tech.*, vol. 51, pp. 2165–2174, Nov. 2003.
- [4] A. M. Mangan, S. P. Voinigescu, M.-T. Yang, and M. Tazlauanu, "Deembedding transmission line measurements for accurate modeling of ic designs," *IEEE Trans. Electron Devices*, vol. 53, pp. 235–241, Feb. 2006.
- [5] A. Mangan, "Millimetre-wave device characterization for nano-CMOS IC design," Master's thesis, University of Toronto, 2005.

- [6] M. Laurens, B. Martinet, O. Kermarrec, Y. Campidelli, F. Deléglise, D. Dutartre, G. Troillard, D. Gloria, J. Bonnouvrier, R. Beerkens, V. Rousset, F. Leverd, A. Chantre, and A. Monroy, "A 150GHz f<sub>T</sub>/f<sub>MAX</sub> 0.13μm SiGe:C BiCMOS technology," in *Proceedings of the 2003 Bipolar/BiCMOS Circuits and Technology Meeting*, Sept. 2003, pp. 199–202.
- [7] P. Chevalier, C. Fellous, L. Rubaldo, F. Pourchon, S. Pruvost, R. Beerkens, F. Saguin, N. Zerounian, B. Barbalat, S. Lepilliet, D. Dutartre, D. Céli, I. Telliez, D. Gloria, F. Aniel, F. Danneville, and A. Chantre, "230-GHz self-aligned SiGeC HBT for optical and millimeter-wave applications," *IEEE J. Solid-State Circuits*, vol. 40, pp. 2025–2034, Oct. 2005.
- [8] H. Hillbrand and P. H. Russer, "An efficient method for computer aided noise analysis and linear amplifier networks," *IEEE Trans. Circuits Syst.*, vol. CAS-23, pp. 235–238, Apr. 1976.
- [9] L. N. Dworsky, Modern Transmission Line Theory and Applications. John Wiley & Sons, Inc., 1979.
- [10] R. Q. Twiss, "Nyquist's and Thevenin's theorems generalized for nonreciprocal linear networks," *Journal of Applied Physics*, vol. 26, no. 5, pp. 599–602, May 1955.
- [11] H. Hillbrand and P. H. Russer, "correction to 'An efficient method for computer aided noise analysis and linear amplifier networks'," *IEEE Trans. Circuits Syst.*, vol. CAS-23, p. 691, Nov. 1976.
- [12] A. M. Mangan, K. H. K. Yau, K. K. W. Tang, P. Chevalier, P. Schvan, and S. P. Voinigescu, "Split-thru de-embedding: More accurate scalable technique for mm-wave characterization," *IEEE Trans. Electron Devices*, to be submitted.
- [13] P. Chevalier, B. Barbalat, L. Rubaldo, B. Vandelle, D. Dutartre, P. Bouillon, T. Jagueneau, C. Richard, F. Saguin, A. Margain, and A. Chantre, "300 GHz f<sub>MAX</sub> self-aligned SiGeC HBT optimized towards CMOS compatibility," in *Proceedings of the 2005 Bipolar/BiCMOS Circuits and Technology Meeting*, Oct. 2005, pp. 120–123.
- [14] C.-H. Chen and M. J. Deen, "RF CMOS noise characterization and modeling," *International Journal of High Speed Electronics and Systems*, vol. 11, no. 4, pp. 1085–1157, 2001.
- [15] T. O. Dickson, K. H. K. Yau, T. Chalvatzis, A. M. Mangan, E. Laskin, R. Beerkens, P. Westergaard, M. Tazlauanu, M.-T. Yang, and S. P. Voinigescu, "The invariance of characteristic current densities in nanoscale MOSFETs and its impact on algorithmic design methodologies and design porting of Si(Ge) (Bi)CMOS high-speed building blocks," *IEEE J. Solid-State Circuits*, vol. 41, pp. 1830–1845, Aug. 2006.