# Design and Scaling of W-Band SiGe BiCMOS VCOs

Sean T. Nicolson, Kenneth H. K. Yau, Student Member, IEEE, Pascal Chevalier, Member, IEEE, Alain Chantre, Senior Member, IEEE, Bernard Sautreuil, Keith W. Tang, and

Sorin P. Voinigescu, Senior Member, IEEE

Abstract—This paper discusses the design of 77–106 GHz Colpitts VCOs fabricated in two generations of SiGe BiCMOS technology, with MOS and HBT varactors, and with integrated inductors. Based on a study of the optimal biasing conditions for minimum phase noise, it is shown that VCOs can be used to monitor the mm-wave noise performance of SiGe HBTs. Measurements show a 106 GHz VCO operating from 2.5 V with phase noise of -101.3 dBc/Hz at 1 MHz offset, which delivers +2.5 dBm of differential output power at 25 °C, with operation verified up to 125 °C. A BiCMOS VCO with a differential MOS-HBT cascode output buffer using 130 nm MOSFETs delivers +10.5 dBm of output power at 87 GHz.

*Index Terms*—Millimeter-wave integrated circuits, phase noise, process monitor, SiGe BiCMOS technology, voltage-controlled oscillators, W-band voltage-controlled oscillators.

#### I. INTRODUCTION

**M** ILLIMETER-WAVE applications in the W-band (75–100 GHz), particularly automotive and weather radar at 77 GHz and 94 GHz, have typically been the territory of III-V technology. However, the latest SiGe processes with  $f_T/f_{\rm MAX}$  above 150 GHz [1]–[6] allow them to compete directly with III-V technologies for applications in the W-band. W-band radar and radio transceivers require a phase-locked loop, in which the VCO and the frequency divider are the most critical components. Fig. 1 compares the phase noise of state-of-the-art W-band SiGe and CMOS VCOs [8]–[13] along with those presented in this paper [24].

As the level of integration in W-band circuits increases, high yield processes must be developed, and circuit scaling between successive SiGe technology generations must be understood. Key process monitor circuits are required to investigate both issues. Given the complexity and variability of noise parameter measurements above 50 GHz, Colpitts oscillators can be employed to monitor the W-band noise performance of SiGe HBTs, just as ring oscillators are used as CMOS process speed monitors. While such a monitoring technique does not allow the direct determination of SiGe HBT noise parameters, nor the  $f_T$  and  $f_{MAX}$  of the HBTs, comparing the phase noise and output power of a VCO fabricated on several wafer splits allows the relative performance of the HBTs to be deduced. In this fashion,

S. T. Nicolson, K. H. K. Yau, K. W. Tang, and S. P. Voinigescu are with the Department of Electrical and Computer Engineering, University of Toronto, Toronto, ON M5S 3G4, Canada (e-mail: nicolson@eecg.utoronto.ca).

P. Chevalier, A. Chantre, and B. Sautreuil are with STMicroelectronics, 38926 Crolles, France.

Digital Object Identifier 10.1109/JSSC.2007.900769

-80 f⊤=206 Phase noise at 1MHz offset (dBc/Hz) 10 00 66 66 58 01 50 56 67 58 f<sub>max</sub>=197 130nm CMOS • f<sub>T</sub>=155 f<sub>⊤</sub>=175 f<sub>max</sub>=155 f<sub>max</sub>=275 f<sub>T</sub>=205 f<sub>T</sub>=230 =290 f<sub>T</sub>=150 f<sub>max</sub>=300 f⊤=175 f<sub>max</sub>=160 CMOS f<sub>⊤</sub>=270 □ f<sub>T</sub>=150 f<sub>max</sub>=260 f<sub>max</sub>=160 f<sub>T</sub>=200GHz =275GHz 85 70 95 65 75 80 90 100 105 110 Oscillation frequency (GHz)

Fig. 1. Phase noise of state-of-the-art SiGe HBT and CMOS W-band oscillators (with process  $f_T/f_{MAX}$ ) (this work shown with open symbols [24]).

the profile of the HBT can be optimized for mm-wave performance.

This paper, which is based on the work in [24], presents a Colpitts oscillator topology with compact layout, suitable for low voltage, low phase noise applications in the W-band, and explores the impact of technology scaling on VCO performance. Also presented is a low voltage SiGe BiCMOS output buffer using 0.13  $\mu$ m MOSFETs, suitable for W-band applications. The design and layout methodologies for the circuits are discussed in detail, and measurement results are presented which verify the accuracy of the design methodologies.

## II. OVERVIEW OF VCO AND OUTPUT BUFFER TOPOLOGY

#### A. VCO Topology

The differential Colpitts topology [7] is a common choice for low phase noise, mm-wave VCOs [8]–[11], [13], [14], [20], [24]. Fig. 2 reproduces the schematic of our SiGe BiCMOS implementation of this topology. Not all of the passive components shown are strictly necessary to achieve oscillation. However, many of them, particularly the output network consisting of  $L_{\rm PAD}$ ,  $C_{\rm PAD}$ ,  $T_1$ , and  $C_4$ , arise out of layout and measurement considerations, which are critical at 100 GHz.

In an effort to minimize the supply voltage and phase noise, and to simplify layout, a single transistor topology is employed. A MiM capacitor  $(C_1)$  in parallel with  $C_{BE}$  improves supply induced pushing and reduces phase noise by shunting the base resistance, also illustrated in Fig. 2. Negative Miller capacitors  $(C_3)$  are placed at the base–collector junctions to cancel the effect of  $C_{BC}$ , thereby increasing the oscillation frequency. Finally, fully differential tuning with MOS varactors is employed for better supply noise rejection. Differential tuning also

Manuscript received December 12, 2006; revised April 18, 2007. This work was supported by CITO and STMicroelectronics. Fabrication was provided by CMC and STMicroelectronics.



Fig. 2. Colpitts oscillator schematic.

reduces the modulation of the varactor capacitance ( $C_{\text{VAR}}$ ) by the tank voltage, which helps to suppress the maximum in phase noise seen at the center of the tuning range in some other VCOs [13]. The varactor layouts are optimized for high Q as in [13]. Where appropriate, spiral inductors are used in place of transmission lines to achieve a compact layout. When MOSFETs are not available to implement Accumulation Mode MOSFET (AMOS) varactors, HBT varactors, also shown in Fig. 2, can be employed instead.

## B. Output Buffer Topology

To obtain larger output power, and to further isolate the VCO tank from external noise sources, an output buffer can be added to the VCO. Circuit topologies for a powerful output buffer include the HBT cascode [8], and the common source amplifier [21]. Another possible topology is the MOS-HBT BiCMOS cascode [14], shown in Fig. 3, which is more stable and can operate at lower supply voltage, than the HBT cascode. Additionally, the 130 nm MOSFET has greater linearity at high input voltage swings and a lower input time constant than the SiGe HBT [14]. The tail current source is eliminated, and the MOSFETs require less voltage headroom, allowing the supply voltage of the buffer to be reduced from 5.5 V for the HBT cascode amplifier in [8], to 2.5 V. To maximize the gain of the cascode stage and prevent instability, capacitors  $C_B$  must be placed as close as possible to the bases of  $Q_1$  and  $Q_2$  in Fig. 3 to minimize the parasitic inductance and resistance  $L_{PB}$  and  $R_{PB}$ .

All transistors in the output buffer (schematic shown in Fig. 3) are biased at peak  $f_T/f_{MAX}$  current density for maximum speed and linearity [17]. The transistor sizes and bias currents are chosen such that the buffer delivers +10 dBm of output power per side into a 50  $\Omega$  load. The cascode bias voltage (1.8–1.9 V)

is chosen to set the drain-source voltage of  $M_1$  equal to 0.9 V when the supply voltage is 2.5 V.  $L_{G2}$  resonates with  $C_{GS1}$  at the design frequency, maximizing the buffer input impedance, which is otherwise very low because of the large transistor sizes needed to carry the bias current.  $T_2$  is added to maximize the  $f_T$  of the cascode [19], whereas  $L_S$  improves linearity and stability, and also acts to increase the real part of the buffer input impedance.

## III. CIRCUIT DESIGN METHODOLOGY

The VCOs presented here (all with the topology illustrated in Fig. 2) are designed for use in W-band transceivers for mm-wave imaging, automotive radar, and high data-rate communications. In these applications, aside from the well-known requirement for low phase noise, the VCO must drive the power amplifier, frequency divider (for the PLL), and down-convert mixer which together represent a significant capacitive load. To simultaneously meet the phase noise and loading requirements, the VCO will have high power consumption, and may need buffering stages capable of providing well over 0 dBm output power.

## A. VCO Design: Obtaining High Tank Q

To achieve minimum phase noise in an LC-VCO, the quality factor (Q) of the resonant tank must be as high as possible. The dominant influence on the tank Q in W-band VCOs is the varactor Q which is 5–10 for 0.13  $\mu$ m MOSFETs at 80 GHz [13]. Nonetheless, the series resistance of the tank inductor, as well as the base and emitter resistances of  $Q_1$  and  $Q_2$ , also play important roles. Table I lists the values of the various parasitic resistances in our 100 GHz VCO implementation illustrated in Fig. 2, and clearly demonstrates the importance of the varactor series



Fig. 3. MOS-HBT cascode output buffer for W-band VCOs.

TABLE I PARASITIC RESISTANCES IN THE RESONANT TANK OF 0.13  $\mu$ m AND 0.17  $\mu$ m Sige VCOs

| Parameter               | Value (for $4 \times L_E = 5 \mu m$ ) |
|-------------------------|---------------------------------------|
| $R_B = 75 \Omega \mu m$ | 3.75Ω                                 |
| $R_E = 5\Omega \mu m^2$ | $1.5\Omega$ when $W_E = 0.17\mu m$    |
|                         | $1.9\Omega$ when $W_E = 0.13 \mu m$   |
| Series resistance of LB | < 1.5Ω                                |
| $(L_B = 25 pH, Q = 10)$ |                                       |
| MOSFET varactor         | $12\Omega$ if $C_{VAR} = 25$ fF (Q=5) |
| series resistance       | $6\Omega$ if $C_{VAR} = 25$ (Q=10)    |
|                         | $3\Omega$ if $C_{VAR} = 50$ fF (Q=10) |

resistance. Note that increasing the size of the varactor actually increases the tank Q, even if the varactor Q remains constant.

The varactor Q itself is determined by the gate, source-access, drain-access, and channel resistances of the MOSFETs used. The gate resistances for multi-finger MOSFETs with singlesided and double-sided contacts are given by

$$R_G = \frac{\frac{R_{\rm cont}}{N_{\rm cont}} + \frac{R_{G-SQ}}{L_{\rm phys}} \left[ W_{\rm ext} + \frac{W_f}{3} \right]}{N_f} \tag{1}$$

$$R_G = \frac{\frac{R_{\text{cont}}}{N_{\text{cont}}} + \frac{R_{G-SQ}}{L_{\text{phys}}} \left[ W_{\text{ext}} + \frac{W_f}{6} \right]}{2N_f}$$
(2)

respectively, where  $R_{\text{cont}}$  is the contact resistance,  $N_{\text{cont}}$  is the number of contacts per gate finger,  $R_{G-SQ}$  is the gate poly sheet resistance per square,  $W_{\text{ext}}$  is the gate extension beyond the active region,  $W_f$  is the finger width,  $N_f$  is the number of gate fingers connected in parallel, and  $L_{\text{phys}}$  is the physical channel length [19]. Comparing (1) and (2), clearly double-sided gate contacts should be used. Furthermore,  $W_f$  should be minimized (1  $\mu$ m or less in sub-130- $\mu$ m CMOS), and a large number of fingers  $(N_f)$  used in parallel to obtain the desired capacitance [19], [20].

The overall channel resistance  $(R_{ch})$  is given by

$$R_{ch} = \frac{R_{CH-SQ}}{12} \frac{L_{\text{phys}}}{W_f N_f} \tag{3}$$

where  $R_{CH-SQ}$  is the sheet resistance of the channel material. The channel resistance is minimized using fingers with minimum gate length  $(L_{phys})$ . Because the total gate width  $(W_f N_f)$  influences the channel resistance, and not the finger width  $(W_f)$  independently, choosing small  $W_f$  to minimize  $R_G$  does not degrade  $R_{ch}$  if the total gate width is held constant.

The source and drain access resistances can be up to  $200 \,\Omega\mu$ m in 130 nm CMOS. Once again, this resistance is minimized using many parallel gate fingers. To minimize any layout parasitic resistances, as many contacts and vias as possible should be stacked on the drain and source of the varactor, and the varactor nodes should be routed in as many metals as possible. In VCOs using HBT varactors, the HBT varactor layout should have multiple base stripes to minimize the base resistance. Note that the layouts exhibit considerable parasitic capacitance which further improves the quality factor, albeit at the expense of tuning range.

In addition to maximizing the varactor Q, close attention must be paid to the inductance and quality factor of the tank inductor. To obtain low phase noise, the tank inductance must be as small as possible without allowing the quality factor of the tank inductance to degrade the tank Q. Choosing the smallest possible  $L_B$  allows the largest possible values for  $C_1$  and  $C_{\text{VAR}}$  for a given  $f_{\text{osc}}$ , which can be seen by studying the formulae for the frequency of oscillation

$$f_{\rm osc} = \frac{1}{2\pi\sqrt{L_B C_{\rm EFF}}} \quad \text{where}$$

$$C_{\rm EFF} = C_{BC} + \frac{C_{\rm VAR}(C_1 + C_{BE})}{C_{\rm VAR} + C_1 + C_{BE}} \quad (4)$$

and phase noise

$$S_{\Delta \text{out}} = 2 \frac{\left\langle |I_n|^2 \right\rangle}{|V_{\text{tank}}|^2} \frac{1}{(C_1 + C_\pi)^2 \left(\frac{C_1 + C_\pi}{C_{\text{var}}} + 1\right)} \frac{1}{\Delta \omega^2} \tag{5}$$

for a Colpitts oscillator [18]. In (5)  $V_{\text{tank}}$  is the peak-to-peak tank swing in volts,  $I_n$  is the noise current representing all noise sources of the amplifying HBT, and  $C_{\text{VAR}}$  includes both the varactor capacitance and parasitic capacitance at the emitters of  $Q_1$ or  $Q_2$ . Because  $C_1$  is in the denominator of (5), having a large  $C_1$  improves phase noise, and as seen in Table I, larger  $C_{\text{VAR}}$ also improves the tank Q. In a given technology, the minimum value for  $L_B$  with reasonable Q can be found using ASITIC (the complete design methodology for all inductive interconnect is described in [23]). In W-band VCOs, an inductance of about 25 pH, and corresponding quality factor of 20, is acceptable to ensure that the varactor, and not the tank inductance, dominates the overall resonant tank quality factor.

## B. VCO Design: Tank Swing, Temperature Sensitivity, and Supply Pushing

Obtaining high tank swing, and minimizing temperature and supply induced changes in center frequency are related because they can all be achieved using large transistors ( $Q_1$  and  $Q_2$  in Fig. 2). High tank swing is desirable because it minimizes phase noise, which can be understood from (5). Critical in obtaining high tank swing is having high bias current, and if necessary, biasing at the peak  $f_T/f_{MAX}$  current density of  $Q_1$  and  $Q_2$ . Care must be taken not to exceed the breakdown voltage of  $Q_1$ and  $Q_2$ .

When  $Q_1$  and  $Q_2$  are large and  $C_3$  is added to cancel  $C_{BC}$ ,  $f_{\rm osc}$  reduces to

$$f_{\rm osc} = \frac{1}{2\pi\sqrt{L_B C_{\rm VAR}}}.$$
 (6)

The required size of  $C_3$  is found by extracting the value of  $C_{BC}$  from S-parameter simulations, as outlined in [25]. Using this extraction method,  $C'_{BC}$  was found to be approximately 15 fF/ $\mu$ m<sup>2</sup>, yielding a total  $C_{BC}$  of 40 fF for the device used. To avoid generating negative capacitance, 30 fF was chosen for  $C_3$ , which was implemented using a minimum size MiM capacitor. The use of large transistors, the addition of  $C_1$  to  $C_{BE}$ , and the addition of  $C_3$  to cancel  $C_{BC}$  reduce supply pushing simply through minimizing the dependence of  $f_{\rm osc}$  on transistor parameters. Differential tuning also helps to reduce supply pushing.

Even without  $C_1$ , large HBTs (and therefore large  $C_{BE}$ ) minimize the temperature and supply dependence. For example, consider a VCO where  $C_1 = 0$ . In this case, the effective tank capacitance is approximately given by

$$C_{\rm EFF} = C_{BC} + \frac{C_{\rm VAR}C_{BE}}{C_{\rm VAR} + C_{BE}}.$$
 (7)

Taking the derivative of (7) with respect to temperature yields (8). Under the condition that  $C_{BE}$  is much greater than  $C_{VAR}$ , (8) simplifies to (9), where the temperature dependence on  $C_{BE}$  is negligible. [See (8)–(9) shown at the bottom of the page.]

The variation of  $C_{BC}$  over temperature is approximately given by

$$\frac{\partial C_{BC}}{\partial T} \approx \frac{\partial}{\partial T} \sqrt{\frac{q\varepsilon_{Si}}{2\left[\frac{1}{N_A} + \frac{1}{N_D}\right]V_A}} \tag{10}$$

where  $N_a$  is the density of acceptors in the base,  $N_d$  is the density of donors in the collector, and  $V_A$  is the reverse bias voltage of the base–collector junction. The temperature range 0 °C to 100 °C is high enough that all of the donors and acceptors are ionized, but low enough that the intrinsic carrier concentrations in the base and collector are less than  $N_a$  and  $N_d$ . Therefore, in this temperature range variations in  $C_{BC}$  will remain low [27]. In this situation, the temperature dependence of  $f_{osc}$  is dominated by temperature variations in  $C_{VAR}$ , which are caused primarily by changes in the bias voltage at the emitters of  $Q_1$  and  $Q_2$ . Differential tuning and intrinsic series feedback minimize these variations.

## C. Series Feedback

Series feedback plays an important role in reducing temperature and supply voltage variation in  $f_{\rm osc}$ . The emitter resistance in the 0.13  $\mu$ m HBTs used here is 5  $\Omega\mu$ m<sup>2</sup>, which reduces the transconductance of the HBT biased at peak  $f_T/f_{\rm MAX}$  current density (shown to be 15 mA/ $\mu$ m<sup>2</sup> in Section IV) by a factor of 4. Equation (11) demonstrates the calculation for an HBT with  $L_E = 1 \ \mu$ m and  $W_E = 0.13 \ \mu$ m. In common mode,  $R_{EE}$  also generates considerable series feedback.

$$g_{meff} = \frac{g_m}{1 + g_m R_E} = \frac{g_m}{1 + \frac{15 \text{ mA}/\mu \text{m}^2 \times 5 \Omega \mu \text{m}^2}{25 \text{ mV}}} = \frac{g_m}{4}.$$
(11)

## D. Negative Resistance and Current Density

The negative resistance provided by  $Q_1$  is approximated by

$$R_{\rm NEG} = R_E + R_B + \frac{\omega_{\rm osc} L_B}{Q_{LB}} + \frac{1}{\omega_{\rm osc} Q_{\rm CVAR} C_{\rm VAR}} - \frac{g_m/k}{\omega_{\rm osc}^2 (C_\pi/k + C_1) C_{\rm VAR}}$$
(12)

where  $R_B$  is the base resistance,  $R_E$  is the emitter resistance,  $Q_{LB}$  is the quality factor of the base inductance,  $Q_{CVAR}$  is the quality factor of the varactor,  $g_m$  is the transconductance of the HBT, and k is the intrinsic feedback factor caused by the emitter

$$\frac{\partial C_{\rm EFF}}{\partial T} = \frac{\partial C_{BC}}{\partial T} + \frac{\left(C_{BE} + C_{\rm VAR}\right) \left(\frac{\partial C_{BE}}{\partial T} C_{\rm VAR} + \frac{\partial C_{\rm VAR}}{\partial T} C_{BE}\right) - \left(C_{BE} C_{\rm VAR}\right) \left(\frac{\partial C_{BE}}{\partial T} + \frac{\partial C_{\rm VAR}}{\partial T}\right)}{\left(C_{BE} + C_{\rm VAR}\right)^2} \tag{8}$$
$$\frac{\partial C_{\rm EFF}}{\partial T} = \frac{\partial C_{BC}}{\partial T} + \frac{\partial C_{\rm VAR}}{\partial T} + \frac{C_{\rm VAR}^2}{C_{BE}^2} \frac{\partial C_{BE}}{\partial T} \tag{9}$$



Fig. 4. Correlation of base and collector shot noise currents where  $\tau_n$  is the noise transit time [26].

resistance.  $R_{\text{NEG}}$  must be large enough to overcome the transistor series resistances and other tank losses. Ultimately, negative resistance will limit the size of  $C_1$  and  $C_{\text{VAR}}$  which are used to minimize phase noise. Alternatively, (12) can be recast as

$$R_{\rm NEG} = (\text{Tank loss resistance}) - \frac{I_C/kV_T}{\omega_{\rm osc}^2(\tau_F I_C/kV_T + C_1)C_{\rm VAR}}$$
(13)

where  $\tau_F$  is the transit time through the base and collector regions of the HBT. From (13), biasing at peak  $f_T$  current density (equivalent to minimum  $\tau_F$  and high  $I_C$ ) maximizes  $R_{\text{NEG}}$ , and therefore allows the largest values of  $C_1$  and  $C_{\text{VAR}}$ , given  $\omega_{\text{osc}}$ . To minimize phase noise in 40 GHz VCOs, in [13] and [14] it was shown that  $Q_1$  should be biased at the NF<sub>MIN</sub> current density, which minimizes  $I_n$ . In the W-band, the correlation between base and collector noise currents (illustrated in Fig. 4) pushes the optimum NF<sub>MIN</sub> current density closer to the peak  $f_{\text{MAX}}$  current density increases the tank swing, and enables larger values of  $C_1$  to meet the oscillation condition in (7). Because  $|V_{\text{tank}}|$  and  $C_1$  both appear in the denominator of (5), the optimum phase noise bias current density of W-band VCOs shifts toward peak  $f_T$  current density.

#### E. VCO Output Network and Biasing Networks

The output network, consisting of  $L_C$ ,  $C_4$ ,  $T_1$ ,  $L_{PAD}$ , and  $C_{PAD}$ , is designed to provide maximum output power, and isolate the tank from the bias supply. The size of  $C_4$  is designed to provide effective DC blocking while having high Q at the oscillation frequency.  $L_C$  is chosen to resonate  $C_{CS}$  and the bottom plate parasitic capacitance of  $C_4$ . Finally,  $L_{PAD}$  is chosen to resonate  $C_{PAD}$ , and  $T_1$  is 50  $\Omega$  microstrip line, maintaining a 50  $\Omega$ environment from the test equipment up to the VCO output.

The biasing network consists of  $R_{B1}$ ,  $R_{B2}$ ,  $R_{EE}$ ,  $L_{EE}$ , and  $C_{EE}$ , and should be designed to isolate the tank, minimize the noise contribution of  $R_{EE}$ , and allow the full tuning range of the VCO to be exercised without requiring negative voltages at  $V_{\text{TUNE}^+}$  or  $V_{\text{TUNE}^-}$ . To isolate the tank,  $L_{EE}$  should be large. The noise contribution of  $R_{EE}$  can be reduced by selecting  $C_{EE}$  in accordance with

$$\frac{1}{2\pi R_{EE}C_{EE}} < \frac{f_{\rm osc}}{5} \tag{14}$$

which attenuates the noise of  $R_{EE}$  by 20 dB at  $2f_{osc}$ . The full tuning range can be exercised by selecting  $R_{EE}$  in accordance with

$$V_{GSMAX} = 2I_C R_{EE} \tag{15}$$

TABLE II VCO DESIGN PARAMETERS

| f <sub>osc</sub> | 77GHz          | 87GHz          | 100GHz        |
|------------------|----------------|----------------|---------------|
| LB               | 35pH           | 28pH           | 23pH          |
| L <sub>C</sub>   | 55pH           | 35pH           | 35pH          |
| L <sub>EE</sub>  | 200pH          | 200pH          | 200pH         |
| C <sub>VAR</sub> | 2×3μm×0.13μm   | 2×10×1µm×130nm | 2×9×1µm×130nm |
|                  | HBT varactor   | NMOS varactor  | NMOS varactor |
|                  | (double bases) |                | <u>OR</u>     |
|                  |                |                | 1×6µm×0.13µm  |
|                  |                |                | HBT varactor  |
|                  |                |                | (double base) |
| added $C_1$      | 75fF           | 55fF           | 55fF          |
| C3               | 30fF           | 27fF           | 27fF          |
| LPAD             | 80pH           | 80pH           | 80pH          |
| I <sub>C</sub>   | 24mA           | 24mA           | 24mA          |
| A <sub>E</sub>   | 4×5×0.13μm     | 4×5×0.17µm or  | 4×5×0.17μm or |
|                  |                | 4×5×0.13µm     | 4×5×0.13µm    |
| R <sub>EE</sub>  | 40Ω            | 40Ω            | 40Ω           |
| C <sub>EE</sub>  | 250fF          | 250fF          | 250fF         |



Fig. 5. High frequency performance of two generations of SiGe technology.

where  $I_C$  is the collector current of  $Q_1$ . Finally,  $R_{B1}$  and  $R_{B2}$  should be small enough to provide the base current for  $Q_1$  and  $Q_2$  without causing large voltage fluctuations at their center node.

#### F. Design Parameter Summary

Table II summarizes the design parameters for 77 GHz, 87 GHz, and 100 GHz VCOs designed for low phase noise and biased at peak  $f_T$  current density. The different emitter sizes will be discussed in Section IV.

## IV. FABRICATION AND LAYOUT

VCOs with center frequencies of 77, 87, and 100 GHz, with the architecture shown in Fig. 2, were designed and fabricated in a SiGe BiCMOS process with  $f_T/f_{MAX}$  of 150/160 GHz (referred to as "BiC9" [1]), and two SiGe HBT process splits with  $f_T/f_{MAX}$  of 230/300 GHz and 260/270 GHz, referred to as BipX1 and BipX2, respectively [2]. The measured  $f_T/f_{MAX}$ of the three HBTs are illustrated in Fig. 5 and summarized in Table III. The two BipX HBTs have the same  $f_T f_{MAX}$  product. The three processes are identical except for the HBTs (also MOSFETs are not available in BipX). This allows investigation of: 1) the impact of SiGe HBT scaling on mm-wave VCO

| Technology<br>Name | Emitter<br>width (µm) | f <sub>T</sub><br>(GHz) | f <sub>MAX</sub><br>(GHz) |
|--------------------|-----------------------|-------------------------|---------------------------|
| BiC9               | 0.17                  | 150                     | 160                       |
|                    | 0.13                  | 170                     | 210                       |
| BipX1              | 0.13                  | 230                     | 300                       |
| BipX2              | 0.13                  | 260                     | 270                       |

TABLE III SiGe Technology  $f_T$  and  $f_{MAX}$ 

TABLE IV SUMMARY OF FABRICATED CIRCUITS

| Designed  | Circuits                                        |
|-----------|-------------------------------------------------|
| Center    | Fabricated                                      |
| Frequency |                                                 |
| 100GHz    | VCO in BipX1, with HBT varactors                |
|           | VCO in BipX2, with HBT varactors                |
|           | VCO in BiC9, with HBT varactors                 |
|           | VCO in BiC9, with MOS varactors                 |
|           |                                                 |
| 87GHz     | VCO in BiC9, with MOS varactors                 |
|           | MOS-HBT cascode output buffer, in BiC9          |
|           | VCO with MOS-HBT cascode output buffer, in BiC9 |
| 77GHz     | VCO in BiC9, but with 0.13µm emitter width      |

performance; 2) the relative importance of  $f_T$  and  $f_{MAX}$  on VCO performance; and 3) the VCO as a process monitor for mm-wave HBT noise performance. The HBTs in all three processes are directly substitutable in the layout view, and therefore the VCO layout need not be modified when porting designs between the technologies. Consequently, measurement results from all 100 GHz VCOs can be compared directly.

Because MOSFETs are not yet available in BipX1 and BipX2, two versions of the 100 GHz VCO were designed, one with differential MOS varactor tuning as illustrated in Fig. 2, and another with single-ended HBT varactors. The 87 GHz VCO with output buffer was fabricated in the BiC9 process only because the output buffer requires MOSFETs. Separate structures of the 87 GHz VCO and the buffer were also fabricated to allow determination of the buffer and VCO performance individually. The 77 GHz VCO, with the differential HBT varactor tuning illustrated in Fig. 2(b), was fabricated in BiC9 only, but with 0.13  $\mu$ m emitter width for  $Q_1$  and  $Q_2$ , which lends improvements in  $f_T$  and  $f_{MAX}$ . For clarity, Table IV lists all of the circuits that were fabricated.

A microphotograph of the 100 GHz VCO layout is shown in Fig. 6, and the 87 GHz VCO with buffer is illustrated in Fig. 7. All VCOs occupy 300  $\mu$ m × 400  $\mu$ m each, including all pads (not shown), while the VCO core is only 100  $\mu$ m × 100  $\mu$ m. The VCO with output buffer occupies 550  $\mu$ m × 500  $\mu$ m including all pads. The die areas are smaller than other W-band SiGe VCOs [8], [9], [11] because inductors are used in place of transmission lines.

#### V. EXPERIMENTAL RESULTS

#### A. VCO Performance Summary

All VCOs consume 135 mW from a 2.5 V supply. Tables V and VI summarize the measurement results (5 dB  $\pm$  1 dB measured probe and cable losses de-embedded) for the 100 GHz and 77–87 GHz VCOs, respectively. The differential output powers



Fig. 6. 100 GHz VCO microphotograph.



Fig. 7. 87 GHz VCO with output buffer.

listed in Tables V and VI were measured using the Agilent E4419B power meter and W8486A waveguide power sensor. Note that the measured center frequencies of the VCOs designed for 100 GHz vary from 96 GHz to 106 GHz, depending on the technology. Post-layout simulations performed using HiCUM models show similar variation in the oscillation frequency.

## B. Technology Comparison

The change in center frequency between the 100 GHz VCOs in Table V is  $\pm 5\%$ , whereas the improvements in phase noise and output power between the BiC9 MOS varactor VCO and the BipX1 HBT varactor VCO are 2.8 dB (or 90%), and 2.0 dB (or 58%), respectively. If the BiC9 VCO with HBT varactor is used as a basis for the same comparison, the improvements are even greater. This clearly demonstrates that phase noise and

|                                                        | BiC9<br>MOS var. | BiC9<br>HBT var. | BipX1<br>HBT var. | BipX2<br>HBT var. |
|--------------------------------------------------------|------------------|------------------|-------------------|-------------------|
| Process f <sub>T</sub> /f <sub>MAX</sub> (GHz)         | 150/160          | 150/160          | 230/300           | 260/270           |
| Differential Output Power                              | +0.5             | -0.5             | +2.7              | +2.5              |
| (dBm)                                                  | sim. +5.5        | sim1.15          | sim. +6.5         |                   |
| SSB Phase Noise @ 1MHz<br>offset (dBc/Hz)              | -96.0            | -80              | -96.6             | -98.8             |
| Center Frequency (GHz)                                 | 96<br>sim. 96    | 100<br>sim. 100  | 106<br>sim. 108   | 104               |
| Tuning Range (GHz) 25°C                                | 5                | 3.8              | 2.3               | 2.2               |
| KVCO (GHz/V),25°C                                      | 2.08             | 2.11             | 1.15              | 1.1               |
| Pushing: $\Delta f_{osc} / \Delta V_{DD}$ ,<br>(GHz/V) | 0.27             | Not measured     | 3.0               | Not measured      |

TABLE V SUMMARY OF 100 GHz VCO PERFORMANCE

| TABLE VI                                     |
|----------------------------------------------|
| SUMMARY OF 87 GHz AND 77 GHz VCO PERFORMANCE |
|                                              |
|                                              |

|                                                | BiC9,               | BiC9              | $BiC9 \le W_E = 0.13 \mu m$ |
|------------------------------------------------|---------------------|-------------------|-----------------------------|
|                                                | MOS var. w/o buffer | MOS var. w buffer | HBT var. w/o buffer         |
| Process f <sub>T</sub> /f <sub>MAX</sub> (GHz) | 150/160             | 150/160           | 170/210                     |
| Differential Output Power                      | +0.5                | +7 (2.5V)         | +2.5                        |
| (dBm)                                          | sim. +2             | +10.5 (3.3V)      | sim. +3                     |
|                                                |                     | sim. +10          |                             |
| SSB Phase Noise @                              | -98.3               | not measured      | -99.1                       |
| 1MHz offset (dBc/Hz)                           |                     |                   |                             |
| Center Frequency (GHz)                         | 87                  | 87                | 77                          |
|                                                | sim. 87             | sim.87            | sim. 79                     |
| Tuning Range (GHz) 25°C                        | 3.7                 | 3.7               | 1                           |
| KVCO (GHz/V) 25°C                              | 1.54                | 1.54              | 0.42                        |
| Pushing: $\Delta f_{osc} / \Delta V_{DD}$ ,    | 0.065               | 0.065             | Not measured                |
| (GHz/V)                                        |                     |                   |                             |

output power are improved by migrating to a new technology node, even without design changes. Conversely, oscillation frequency remains relatively constant, despite the 50%–70% increase in  $f_T$  and 69%–88% increase in  $f_{MAX}$ . This is not surprising since the oscillation frequency depends primarily on the accurate modeling of the passive components (in particular  $C_{VAR}$  and  $L_B$ , but also all other interconnect). So long as the back-end-of-line (BEOL) remains unchanged, mm-wave circuits can be ported directly between successive generations of SiGe technology with improvements in phase noise and output power, obtaining benefits but mitigating costs of moving to the next node.

Another observation from Table V is the direct correspondence between process  $f_{MAX}$ , center frequency, and output power. However, the relationship between  $f_{MAX}$  and phase noise is not so straightforward, as the BipX2 VCO actually has lower phase noise than the BipX1 VCO. Nonetheless, the improvement in phase noise and output power, and increase in center frequency of the BipX 100 GHz VCOs over the BiC9 ones indicates that 1) migrating to a new technology without design changes will improve VCO performance and 2) Colpitts VCOs can be used to monitor the mm-wave performance of HBTs. Any confounding influence of the varactors could be removed by using MiM capacitors in their place.

Comparing the BiC9 VCOs with MOS and HBT varactors (columns 2 and 3 of Table V), the MOS varactors probably offer a higher quality factor than the HBT varactors. The BipX VCOs would likely perform even better if MOS varactors were available at the time of manufacture.

## C. Phase Noise

Fig. 8 illustrates averaged spectral plots of phase noise at 1 MHz offset for the 104 GHz BipX2 VCO (a), and the 87 GHz BiC9 VCO (b) to verify the phase noise results given in Tables V and VI, respectively. All phase noise measurements were made using the Agilent E4448A Power Spectrum Analyzer and the Agilent 11970W waveguide harmonic mixer, and are averaged over 100 sweeps to ensure that these record results for SiGe VCOs over 80 GHz have not occurred by chance. Because video averaging was used, the phase noise values shown in the plots are about 2.5 dB optimistic; the worst case corrected values are listed in Table V and Table VI. The phase noise measurements were performed using a low noise power supply capable of providing 62 mA, and a voltage regulator powered using standard 9 V batteries was employed to adjust the tuning voltage inputs. The phase noise of the BiC9 VCO with output buffer cannot be measured because the low noise power supply cannot provide the current necessary to bias both the VCO and output buffer.

#### D. Performance Over Temperature

Shown in Fig. 9 are measured tuning characteristics of the VCOs with HBT varactors over temperature. The BipX1 VCO displays 2 GHz of overlapping tuning range from  $27 \,^{\circ}$ C to  $100 \,^{\circ}$ C; the center frequency changes by only 1% over the





Fig. 8. Averaged spectral plots of phase noise in (a) the 104 GHz VCO with HBT varactor (BipX2), and (b) the 87 GHz VCO with MOS varactor (BiC9).



Fig. 9. Tuning characteristics across temperature for HBT varactor VCOs.

same temperature range. These measurements verify the design methodology used to achieve insensitivity to temperature.

Fig. 10 compiles the measured output power across the tuning range at 25 °C, 70 °C, and 125 °C. The BiC9 VCO with MOS varactor operates up to 70 °C and the BiC9 VCO with HBT varactor operates up to 50 °C. In contrast, the BipX1 oscillator functions up to at least 125 °C, although the center frequency at 125 °C has shifted substantially compared to the results at 100 °C in Fig. 9.



Fig. 10. Output power versus  $f_{\text{osc}}$  at 25 °C, 70 °C, and 125 °C.



Fig. 11. Variations in output power and center frequency with supply voltage in 87 GHz and 96 GHz VCOs with differential tuning.

## E. Supply Induced Pushing $(\Delta \omega / \Delta V_{DD})$

Supply induced changes in oscillation frequency are of primary concern in low phase noise applications. Shown in Fig. 11(a) and (b) are the variations in output power and center frequency for 87 GHz and 96 GHz VCOs with differential tuning. The VCO center frequency is extremely insensitive to small fluctuations in supply voltage around the nominal



Fig. 12. Variations in output power and center frequency with supply voltage in a 105 GHz VCO with single-ended tuning.



Fig. 13. Frequency modulation of 106 GHz BipX1 VCO.

value of 2.5 V. In contrast, Fig. 12 shows the variations in supply voltage and output power of the 105 GHz VCO with single-ended tuning. Clearly, differential tuning decreases supply induced pushing.

## F. Direct Modulation

Frequency modulation of the VCO output can be performed by applying a triangular wave to the tuning input—a modulation technique commonly employed in FMCW radar systems. The resulting spectrum, obtained at 100 °C using the BipX1 HBT varactor VCO, is shown in Fig. 13.

## G. Passive Component Performance

The lumped tank inductors  $(L_B)$  of the 100 GHz, 87 GHz, and 77 GHz VCOs were designed to be 23 pH, 28 pH, and 35 pH, respectively, as described in Section III. To demonstrate the accuracy of the inductor designs, in Fig. 14 we show simulated and measured inductance and quality factor for the base inductance used in the 87 GHz VCO.

## H. Output Buffer Performance

The MOS-HBT cascode output buffer gain is illustrated in Fig. 15(a). At 86 GHz, the buffer achieves peak gains of 7 dB at



Fig. 14. Measurements of the base inductance used in the 87 GHz VCO.



Fig. 15. (a) MOS-HBT cascode output buffer gain at 2.5 V and 3.3 V and (b) large signal performance.

2.5 V supply, and 7.5 dB at 3.3 V supply, and a -3 dB bandwidth of 15 GHz. The large signal performance of the buffer is shown in Fig. 15(b). At 85.5 GHz and 2.5 V supply, the buffer achieves an output 1 dB compression point of +5 dBm, saturated output power greater than 6 dBm, and power-added efficiency (PAE) of 2.3%.

15

10

0

-5 L 86

P<sub>our</sub> [dBm]

Fig. 16. 87 GHz BiC9 VCO and output buffer measurements (differential output power).

88

**FREQUENCY** [GHz]

87

• VCO + buf. P<sub>OUT</sub> 3.3V

-□ VCO + buf. P<sub>out</sub> 2.5V -¥ VCO P<sub>out</sub> 2.5V

89

90



Fig. 17. VCO figures of merit (a) excluding output power, and (b) including output power.

As illustrated in Fig. 16, when the output buffer is used with the 87 GHz VCO, +7 dBm differential output power is obtained at 87 GHz using a 2.5 V supply. If the output buffer supply voltage is increased to 3.3 V, up to +10.5 dBm differential output power is obtained, also illustrated in Fig. 16. Though higher output power at 87 GHz has been obtained in SiGe HBT technologies with  $f_T/f_{MAX}$  greater than 200 GHz [8], [21], this output buffer represents the first time that 130 nm MOSFETs are used above 80 GHz. The MOS-HBT cascode will become even more competitive when the next generation SiGe BiCMOS processes are developed [22].

### I. Figures of Merit

Shown in Fig. 17(a) are the ITRS VCO FoMs for numerous state-of-the-art VCOs, alongside the FoMs of the VCOs that constitute this work. The VCO FoM used by ITRS is given by

$$FoM_1 = \left(\frac{f_{osc}}{\Delta f}\right)^2 \left(\frac{1}{L[\Delta f]P_{DC}}\right).$$
 (16)

The fact that the ITRS FoM excludes output power explains why CMOS VCOs rate very highly using this figure of merit. However, in many applications, a mm-wave VCO with low



Fig. 18. Phase noise and output power as functions of bias current density in 87 GHz (BiC9) and 106 GHz (BipX1) VCOs.

output power would require amplification before becoming useful. This increases the  $P_{\rm DC}$  term in the denominator of (16), effectively decreasing the figure of merit. An improved design strategy is to dissipate greater power in the VCO core, which reduces the overall circuit complexity by eliminating amplifier stages. Furthermore, increased core power dissipation ultimately improves phase noise, whereas amplifying stages do nothing to improve phase noise. As shown in Fig. 17(b), when the same state-of-the-art VCOs are compared on the basis of the FoM in

$$FoM_2 = \left(\frac{f_{osc}}{\Delta f}\right)^2 \left(\frac{P_{out}}{L[\Delta f]P_{DC}}\right),$$
(17)

SiGe VCOs consistently rate higher.

#### J. Biasing for Minimum Phase Noise

To experimentally investigate the optimum biasing strategy for minimum phase noise in W-band VCOs, the bias currents in the 77 GHz BiC9 VCO with 0.13  $\mu$ m emitter width, 87 GHz BiC9 VCO with 0.17  $\mu$ m emitter width, and 106 GHz BipX1 VCO with 0.13  $\mu$ m emitter width were varied, and the phase noise at 1 MHz offset was recorded at each current density. The results, illustrated in Fig. 18, show the collector currents ( $I_C$ ), and collector current densities ( $J_C$ ), at which each VCO reaches minimum phase noise at the same bias that corresponds to maximum output power. The 87 GHz VCO reaches minimum phase noise at a current density slightly lower than that corresponding to maximum output power.

Next, the S-parameters of the BiC9, BipX1, and BipX2 HBTs were measured, and their  $f_T$ ,  $f_{MAX}$ , and NF<sub>min</sub> were extracted using de-embedded Y-parameters up to 65 GHz. The NF<sub>min</sub> extraction was performed using the techniques in [15], with a noise transit time ( $\tau_n$ ) of 0.4 ps and 0.3 ps for BiC9 and BipX, respectively. The results, shown in Fig. 19, indicate that the peak  $f_T/f_{MAX}$  and minimum NF<sub>min</sub> current densities of the BipX1 and BipX2 HBTs are approximately double those of the BiC9 HBTs, and that the peak  $f_T/f_{MAX}$  current density of the BiC9 HBTs is independent of emitter width. The peak  $f_T/f_{MAX}$  current densities of the BiC9 and BipX1/BipX2 HBTs are, respectively,  $J_C = 7.5 \text{ mA}/\mu\text{m}^2$ , and  $J_C = 15 \text{ mA}/\mu\text{m}^2$ . The NF<sub>min</sub>



Fig. 19. Peak  $f_T$  and NF<sub>min</sub> as functions of bias current density in SiGe HBTs.

| I EKFORMANCE C   | of DIC9 WOS VAR. V | 205 AT 1 |       | LWIFERAI | UKE   |
|------------------|--------------------|----------|-------|----------|-------|
| Wafer            |                    | 1        | 2     | 3        | 4     |
|                  |                    |          |       |          |       |
| Center frequency | Mean               | 94.7     | 94.9  | 94.9     | 95.0  |
| (GHz)            | Standard deviation | 0.142    | 0.28  | 0.1      | 0.2   |
| Tuning range     | Mean               | 4.6      | 4.6   | 4.6      | 4.6   |
| (GHz)            | Standard deviation | 0.19     | 0.4   | 0.2      | 0.2   |
| Output power     | Mean               | 0.2      | 0.7   | 0.6      | 0.8   |
| (dBm)            | Standard deviation | -20      | -11   | -17      | -17   |
| DC power (mW)    | Mean               | 133.8    | 133.2 | 137.3    | 132.6 |
|                  | Standard deviation | 2.0      | 2.7   | 2.9      | 2.1   |

 TABLE VII

 PERFORMANCE OF BiC9 MOS VAR. VCOs AT ROOM TEMPERATURE

current densities at 65 GHz are  $J_C = 3.75 \text{ mA}/\mu\text{m}^2$  and  $J_C = 7.5 \text{ mA}/\mu\text{m}^2$ , respectively. Note that NF<sub>min</sub> @ 65 GHz in BipX is only 1.7 dB, the lowest reported for a SiGe HBT at this frequency. As indicated by the minimum values of the 5 GHz and 65 GHz noise figure data, as expected the NF<sub>min</sub> current density varies with frequency.

Comparing the peak  $f_T/f_{MAX}$  current densities in Fig. 19 to the minimum phase noise current densities in Fig. 18, the minimum phase noise is obtained near peak  $f_T/f_{MAX}$  current density in all three VCOs. Furthermore, -100 dBc/Hz phase noise is consistently attainable across the W-band.

#### K. Process Monitoring

To gauge the impact of process variations on VCO performance, the mm-wave and DC characteristics of both 100 GHz BiC9 VCOs were collected from 60 dice on four different wafers. Tables VII and VIII summarize the results for the MOS varactor and HBT varactor VCOs, respectively. Of the 120 VCOs tested, four had significantly below average performance, and another two VCOs failed to oscillate. The six outlier VCOs are not included in the averages given. The standard deviation of the output power is obtained by first converting the output powers from dBm to mW, then obtaining the standard deviation, and finally converting back to dBm.

To further characterize the VCOs over process variations, output power is plotted versus oscillation frequency in Fig. 20 for one VCO on each of the four wafers, alongside simulation results. A 1.5 dB variation in output power between BiCMOS9 VCOs on different wafers is illustrated. Note however that the center frequency remains constant over the wafers.

 TABLE VIII

 PERFORMANCE OF BiC9 HBT VAR. VCOS AT ROOM TEMPERATURE

| Wafer            |                    | 1     | 2     | 3     | 4     |
|------------------|--------------------|-------|-------|-------|-------|
| Center frequency | Mean               | 99.6  | 100.5 | 100.1 | 100.5 |
| (GHz)            | Standard deviation | 0.64  | 0.17  | 0.3   | 0.2   |
| Tuning range     | Mean               | 3.4   | 3.6   | 3.6   | 3.7   |
| (GHz)            | Standard deviation | 0.78  | -14.2 | -14.6 | -15   |
| Output power     | Mean               | -1.1  | -1    | -1.4  | 0.9   |
| (dBm)            | Standard deviation | -11.7 | 0.2   | 0.2   | 0.1   |
| DC power (mW)    | Mean               | 133.0 | 133.0 | 136.2 | 132.8 |
|                  | Standard deviation | 4.4   | 1.6   | 2.5   | 1.6   |



Fig. 20. Output power versus center frequency for 100 GHz BiC9 VCOs on different wafers.



Fig. 21. BipX1 wafer maps of oscillation frequency (left) and phase noise at 1 MHz (right).

Fig. 21 reproduces wafer maps of oscillation frequency and phase noise as functions of location for BipX1 VCOs. Both plots show that dice at the center of the wafer perform better than dice on the edges.

#### VI. CONCLUSION

W-band low voltage VCOs have been presented with record phase noise for SiGe VCOs above 80 GHz. A design methodology for minimizing sensitivity to temperature and power supply has been presented and experimentally verified. Experimental results indicate that the optimal bias current density for low phase noise SiGe HBT W-band VCOs approaches the peak  $f_T/f_{MAX}$  current density. Additionally, differentially tuned MOS varactors are shown to be superior to HBT varactors for achieving low phase noise. Furthermore, while VCO performance improves when SiGe technology is scaled, the oscillation frequency—determined by passive components—is insensitive to scaling. Wafer mapping and temperature data show that SiGe HBTs with over 200 GHz  $f_{MAX}$  are required to obtain production-quality W-band VCOs.

#### ACKNOWLEDGMENT

The authors thank CMC, the University of Toronto, and especially Jaro Pristupa for CAD support.

#### REFERENCES

- [1] M. Laurens, B. Martinet, O. Kermarrec, Y. Campidelli, F. Deleglise, D. Dutartre, G. Troillard, D. Gloria, J. Bonnouvrier, R. Beerkens, V. Rousset, F. Leverd, A. Chantre, and A. Monroy, "A 150 GHz  $f_T/f_{MAX}$ 0.13  $\mu$ m SiGe:C BiCMOS technology," in *Proc. IEEE BCTM*, Sep. 2003, pp. 199–202.
- [2] P. Chevalier, C. Fellous, L. Rubaldo, F. Pourchon, S. Pruvost, R. Beerkens, F. Sajuin, N. Zerounian, B. Barbalat, S. Lepilliet, D. Dutartre, D. Celi, I. Telliez, D. Gloria, F. Aniel, F. Danneville, and A. Chantre, "230-GHz self-aligned SiGe:C HBT for optical and millimeter-wave applications," *IEEE J. Solid-State Circuits*, vol. 40, no. 10, pp. 2025–2034, Oct. 2005.
- [4] J. Bock, H. Schafer, K. Aufinger, R. Stengl, S. Boguth, R. Schreiter, M. Rest, H. Knapp, M. Wurzer, W. Perndl, T. Bottner, and T. F. Meister, "SiGe bipolar technology for automotive radar applications," in *Proc. IEEE BCTM*, Sep. 2004, pp. 84–87.
- [5] M. Racanelli and P. Kempf, "SiGe BiCMOS technology for RF circuit applications," *IEEE Trans. Electron Devices*, vol. 52, no. 7, pp. 1259–1270, Jul. 2005.
- [6] H. Rucker, B. Heinemann, R. Barth, D. Bolze, J. Drews, U. Haak, W. Hoppner, D. Knoll, K. Kopke, S. Marschmeyer, H. H. Richter, P. Schley, D. Schmidt, R. Scholz, B. Tillack, W. Winkler, H.-E. Wulf, and Y. Yamamoto, "SiGe:C BiCMOS technology with 3.6 ps gate delay," in *IEDM Tech. Dig.*, 2003, pp. 5.3.1–5.3.4.
- [7] L. Dauphinee, M. Copeland, and P. Schvan, "A balanced 1.5 GHz voltage controlled oscillator with an integrated LC resonator," in *IEEE ISSCC Dig. Tech. Papers*, 1997, pp. 390–391.
- [8] H. Li and H.-M. Rein, "Fully integrated SiGe VCOs with powerful output buffer for 77-GHz automotive radar systems and applications around 100 GHz," *IEEE J. Solid-State Circuits*, vol. 39, no. 10, pp. 1650–1658, Oct. 2004.
- [9] R. Wanner, R. Lachner, and G. R. Olbrich, "A SiGe monolithically integrated 75 GHz push-push VCO," in *Si Monolithic ICs in RF Syst. Dig.*, 2005, pp. 375–378.
- [10] W. Perndl, H. Knapp, K. Aufinger, T. F. Meister, W. Simburger, and A. L. Scholtz, "Voltage-controlled oscillators up to 98 GHz in SiGe bipolar technology," *IEEE J. Solid-State Circuits*, vol. 39, no. 10, pp. 1773–1777, Oct. 2004.
- [11] B. A. Floyd, "V-band and W-band SiGe bipolar low-noise amplifier and voltage-controlled oscillators," in *RFIC Symp. Dig.*, 2004, pp. 295–298.
- [12] C. Cao and K. K. O, "A 90 GHz voltage controlled oscillator with a 2.2 GHz tuning range in a 130 nm CMOS technology," in *Symp. VLSI Circuits Dig. Tech. Papers*, 2005, pp. 242–243.
- [13] C. Lee, T. Yau, A. Mangan, K. H. K. Yau, M. A. Copeland, and S. P. Voinigescu, "SiGe BiCMOS 65 GHz BPSK transmitter and 30 to 122 GHz LC varactor VCOs with up to 21% tuning range," in *Proc. IEEE CSICS*, 2004, pp. 179–182.
- [14] T. O. Dickson and S. P. Voinigescu, "SiGe BiCMOS topologies for low voltage millimeter-wave voltage controlled oscillators and frequency dividers," in SiGe Monolithic ICs in RF Syst. Dig., 2006, pp. 273–276.

- [15] K. H. K. Yau and S. P. Voinigescu, "Modeling and extraction of SiGe HBT noise parameters from measured Y-parameters and accounting for noise correlation," in *Si Monolithic ICs in RF Syst. Dig.*, Jan. 2006, pp. 226–229.
- [16] S. P. Voinigescu, S. T. Nicolson, M. Khanpour, K. K. W. Tang, K. H. K. Yau, N. Seyedfathi, A. Timonov, A. Nachman, G. Eleftheriades, P. Schvan, and M. T. Yang, "CMOS SOCs at 100 GHz: System architectures, device characterization, and IC design examples," in *Proc. IEEE ISCAS*, 2007, pp. 1971–1974.
- [17] T. O. Dickson, K. H. K. Yau, T. Chalvatzis, A. M. Mangan, E. Laskin, R. Beerkens, P. Westergaard, M. Tazlauanu, M.-T. Yang, and S. P. Voinigescu, "The invariance of characteristic current densities in nanoscale MOSFETs and its impact on algorithmic design methodologies and design porting of Si(Ge) (Bi)CMOS high-speed building blocks," *IEEE J. Solid-State Circuits*, vol. 41, no. 8, p. 1830, Aug. 2006.
- [18] J.-C. Nallatamby and M. Prigent, "Phase noise in oscillators—Leeson formula revisited," *IEEE Trans. Microw. Theory Tech.*, vol. 51, no. 4, pp. 1386–1394, Apr. 2003.
- [19] S. T. Nicolson and S. P. Voinigescu, "Methodology for simultaneous noise and impedance matching in W-band LNAs," in *Proc. IEEE CSICS*, 2006, pp. 279–282.
- [20] K. W. Tang, S. Leung, N. Tieu, P. Schvan, and S. P. Voinigescu, "Frequency scaling and topology comparison of mm-wave CMOS VCOs," in *Proc. IEEE CSICS*, 2006, pp. 55–58.
- [21] A. Komijani and A. Hajimiri, "A wideband 77-GHz, 17.5 dBm fully integrated power amplifier in silicon," *IEEE J. Solid-State Circuits*, vol. 41, no. 8, pp. 1749–1756, Aug. 2006.
- [22] P. Chevalier, B. Barbalat, M. Laurens, B. Vandelle, L. Rubaldo, B. Geynet, S. P. Voinigescu, T. O. Dickson, N. Zerounian, S. Chouteau, D. Dutartre, A. Monroy, F. Aniel, G. Dambrine, and A. Chantre, "High-speed SiGe BiCMOS technologies: 120 nm status and end-of-roadmap challenges," in *Silicon Monolithic Integrated Circuits in RF Systems* (*SiRF*), 2007, pp. 18–23.
- [23] T. O. Dickson, M.-A. LaCroix, S. Boret, D. Gloria, R. Beerkens, and S. P. Voinigescu, "30–100 GHz inductors and transformers for millimeter-wave (Bi)CMOS integrated circuits," *IEEE Trans. Microw. Theory Tech.*, vol. 53, no. 1, pp. 123–133, Jan. 2005.
- [24] S. T. Nicolson, K. H. K. Yau, P. Chevalier, A. Chantre, B. Sautreuil, and S. P. Voinigescu, "Design and scaling of SiGe BiCMOS VCOs operating near 100 GHz," in *Proc. IEEE BCTM*, 2006, pp. 142–145.
- [25] S. P. Voinigescu, M. Tazlauanu, P. C. Ho, and M. T. Yang, "Direct extraction methodology for geometry-scalable RF-CMOS models," in *Proc. IEEE Int. Conf. Microelectronic Test Structures*, 2004, vol. 17, pp. 235–240.
- [26] K. H. K. Yau and S. P. Voinigescu, "Modeling and extraction of SiGe HBT noise parameters from measured Y-parameters and accounting for noise correlation," in *Si Monolithic Integrated Circuits in RF Systems Dig.*, 2006, pp. 226–229.
- [27] B. G. Streetman, *Solid State Electronic Devices*, 4th ed. Englewood Cliffs, NJ: Prentice Hall, 1995.



Sean T. Nicolson received the B.A.Sc. degree in electronics engineering from Simon Fraser University, Burnaby, BC, Canada, in 2001, and the M.A.Sc. degree in electrical and computer engineering from the University of Toronto, Toronto, ON, Canada, in 2004. Currently, he is pursuing the Ph.D. degree at the University of Toronto.

From 2001 to 2002, he developed low power integrated circuits for implantable medical devices at NeuroStream Technologies. He has also held research internships at the IBM T. J. Watson Research

Center in New York and S.T. Microelectronics in Grenoble, France, where he designed silicon integrated circuits for applications over 100 GHz. Currently, his research interests include W-band radar systems, SiGe HBT devices, and high speed current mode logic.

Mr. Nicolson has twice been a recipient of the scholarships from the National Science and Engineering Research Council (NSERC), and was the recipient of the Best Student Paper Award at BCTM 2006.



Kenneth H. K. Yau (S'03) received the B.A.Sc. degree, with distinction, in engineering physics from the University of British Columbia, Vancouver, BC, Canada, in 2003, and the M.A.Sc. degree in electrical engineering from the University of Toronto, Toronto, ON, Canada, in 2006. He is currently pursuing the Ph.D. degree in electrical engineering at the University of Toronto.

He has held an internship with Broadcom Corporation, Vancouver, where he was involved with the development of embedded software for IP telephony.

He was also involved with the development of a nanoscale vibration control system for the quadrupole magnets of the Next Linear Collider. His current research interests are in the area of device modeling for advanced MOSFETs and SiGe HBTs, and nanoscale device physics.

Mr. Yau received numerous scholarships, including an undergraduate research award and a post-graduate scholarship from the Natural Sciences and Engineering Council of Canada (NSERC). He also received an achievement award from the Association of Professional Engineers and Geoscientists of British Columbia (APEGBC).



**Pascal Chevalier** (M'06) received the engineering degree in science of materials from the University School of Engineers of Lille (Polytech'Lille), France, in 1994, and the Ph.D. degree in electronics from the University of Lille in 1998. He did his Ph.D. work at the Institute of Electronics, Microelectronics and Nanotechnologies (IEMN), Villeneuve d'Ascq, France. During his doctoral research, he worked in co-operation with Dassault Electronique (now Thales Aerospace) on the development of 100 nm AlInAs/GaInAs InP-based HEMT technologies for

low noise and power millimeter-wave amplification.

In 1999, he joined the Technology R&D department of Alcatel Microelectronics (now AMI Semiconductor), Oudenaarde (Belgian Flanders) as a Device and Integration Engineer to start the development of 0.35  $\mu$ m Si BiCMOS technology. He was Project Leader for the development of 0.35  $\mu$ m SiGe BiCMOS technologies, developed in co-operation with the Interuniversity MicroElectronics Center (IMEC), Leuven, Belgium. In 2002, he joined the Analog and RF Process Technology Development Group of STMicroelectronics, Crolles, France, to develop high speed self-aligned Si/SiGeC HBT's for 130 nm millimeter-wave BiCMOS technology. He is currently in charge of the development of advanced devices for RF and millimeter-wave applications. He has authored or co-authored about 50 technology committee of the IEEE Bipolar/BiCMOS Circuits and Technology Meeting.



Alain Chantre (M'91–SM'97) received the engineering degree in physics from the Institut National des Sciences Appliquées de Lyon, France, in 1976, and the Ph.D. degree from the Université Scientifique et Médicale de Grenoble, France, in 1979. His doctoral research concerned deep level optical spectroscopy (DLOS) in GaAs.

He joined the Centre National d'Etudes des Télécommunications (CNET), Grenoble, in 1979. He worked from 1979 to 1985 at the CNET Grenoble laboratory and during 1985–1986 at AT&T Bell

Laboratories, Murray Hill, NJ, on deep level defects in silicon. From 1986 to 1992, he was in charge of a group working on the characterization of advanced silicon processes and devices. From 1993 to 1999, he has been working within the GRESSI consortium between France Telecom CNET and CEA-LETI, as head of a group involved in the development of advanced bipolar devices for submicron BiCMOS technologies. He joined STMicroelectronics, Crolles, in 2000, where he is currently managing the development of advanced SiGe bipolar devices and technology for RF and optical communications applications. He has published over 130 technical papers related to his research, and holds 20 patents.



**Bernard Sautreuil** received the Engineer degree in material physics from INSA Lyon, France, in 1979. He completed his thesis on Ge solar cells for multicolor systems in 1982.

In 1985, he joined Thomson Semiconductor (which became STMicroelectronics in 1987), in St. Egreve, France, where he acted successively as a process, maintenance, and device Engineer. In 1991, he joined the STMicroelectronics Crolles metallization process group and then moved to Metal-Implant management, followed by the photo

and atch group, including R&D. In 1999, he joined the R&D analog and RF technology group as Assistant Manager for BiCMOS Technology and Passive components development. Since 2004, he has worked as an interface for STMicroelectronics BiCMOS RF and mixed-signal customers.



Keith W. Tang received the B.A.Sc. degree, with honors, in electrical engineering from the University of Toronto, Toronto, ON, Canada, in 2004. He is currently pursuing the M.A.Sc. degree in electrical engineering at the University of Toronto.

In 2003, Mr. Tang held an NSERC summer internship with the University of Toronto where he worked on high voltage devices and organic transistors. He holds the NSERC postgraduate scholarship. His research interests are in the design of millmeter-wave IC building blocks.



**Sorin P. Voinigescu** (M'90–SM'02) received the M.Sc. degree in electronics from the Polytechnic Institute of Bucharest, Bucharest, Romania, in 1984, and the Ph.D. degree in electrical and computer engineering from the University of Toronto, Toronto, ON, Canada, in 1994.

From 1984 to 1991, he worked in R&D and academia in Bucharest, Romania, where he designed and lectured on microwave semiconductor devices and integrated circuits. Between 1994 and 2000, he was with Nortel Networks in Ottawa, ON, Canada,

where he was responsible for projects in high frequency characterization and statistical scalable compact model development for Si, SiGe, and III-V devices. He later conducted research on wireless and optical fiber building blocks and transceivers in these technologies. In 2000, he co-founded and was the CTO of Quake Technologies, the world's leading provider of 10 Gbs Ethernet transceiver ICs, which was recently acquired by AMCC. In September 2002, he joined the Department of Electrical and Computer Engineering, University of Toronto, where he is a full Professor. He has authored or co-authored over 90 refereed and invited technical papers spanning the simulation, modeling, design, and fabrication of high frequency semiconductor devices and circuits. His research and teaching interests focus on nanoscale semiconductor devices and their application in integrated circuits at frequencies beyond 100 GHz.

Dr. Voinigescu received NORTEL's President Award for Innovation in 1996. He is a co-recipient of the Best Paper Award at the 2001 IEEE Custom Integrated Circuits Conference and at the 2005 Compound Semiconductor IC Symposium. His students have won Best Student Paper Awards at the 2004 IEEE VLSI Circuits Symposium, the 2006 SiRF Meeting, 2006 RFIC Symposium, and 2006 BCTM.