# A Flexible Charge-Balanced Ratiometric Open-Loop Readout System for Capacitive Inertial Sensors

Saber Amini, Student Member, IEEE, and David Andrew Johns, Fellow, IEEE

*Abstract*—This brief presents an open-loop readout circuit for capacitive accelerometers. It combines a ratiometric approach with charge balancing for high linearity. The charge balance is implemented with a delta-sigma loop that acts as an analogto-digital converter for a readout signal. The system avoids the low-signal-tone power levels present in current charge-balanced implementations, making it a flexible readout technique for accelerometers with varying sensitivities and dynamic ranges.

*Index Terms*—Accelerometers, capacitive sensors, charge balance, gyroscopes, interface circuits, ratiometric, readout circuits.

### I. INTRODUCTION

**I** N the past decade, there has been a proliferation of the use of inertial sensors in electronic devices. Applications have ranged from picture stabilization in digital cameras to fall detection in laptops and gaming control for smartphones and tablets. This, in turn, has led to renewed research interest in the design and implementation of the readout circuits that accompany such sensors. By designing interface circuits with better performance, manufacturing tolerances on the sensor component can be relaxed, leading to lower system costs.

Readout techniques can be categorized from the system level as either open loop [1]–[5] or force-feedback closed loop [6]-[11]. Fig. 1 shows a review of readout circuits with linearity and the power per unit of the bandwidth for recent publications and the proposed system. This figure shows that closed-loop force-feedback systems offer high linearity, but their high power consumption makes them impractical for some applications. On the other hand, open-loop readout circuits have lower linearity while operating at lower power compared with closed-loop systems. Therefore, there is an incentive to design readout circuits that achieve high linearity comparable with closed-loop systems while operating at low power. This would greatly improve on existing applications while allowing other applications such as dead reckoning to be more economical. Toward this goal, we propose a highly linear readout system based on a ratiometric and charge-balanced output. The circuit

Manuscript received May 28, 2014; revised July 22, 2014 and September 20, 2014; accepted November 29, 2014. Date of publication January 5, 2015; date of current version April 1, 2015. This work was supported in part by the National Sciences and Engineering Research Council of Canada. This brief was recommended by Associate Editor P. Rombouts.

The authors are with the Edward S. Rogers Sr. Department of Electrical and Computer Engineering, Faculty of Applied Science and Engineering, University of Toronto, Toronto, ON M5S 3G4, Canada (e-mail: samini@ieee.org; johns@eecg.utoronto.ca).

Color versions of one or more of the figures in this brief are available online at http://ieeexplore.ieee.org.

Digital Object Identifier 10.1109/TCSII.2014.2387551



Fig. 1. SNDR versus the normalized power in recent publications and of the proposed system.

operates as a delta–sigma analog-to-digital converter (ADC) but is open loop in nature, allowing for lower power consumption than its force-feedback counterparts. Moreover, the readout system is flexible and can adapt to a wide range of sensor specifications without the need to redesign the front-end circuitry.

This brief is organized as follows. Section II discusses the use of high-linearity readout techniques and the current shortcomings of these circuits. Section III then proposes a new system architecture with analysis and simulation results. Section IV analyzes the noise of the system, whereas Section V analyzes the effect of parasitic capacitance. Concluding remarks are then made in Section VI.

#### II. HIGH-LINEARITY DESIGN APPROACH

A differential capacitive accelerometer has two sets of sense capacitors with a nominal capacitance of  $C_s$  at rest. Once the sensor undergoes acceleration, each sense capacitance differentially changes according to

$$C_s^+ = \frac{C_s}{1 - \frac{x}{d}} \qquad C_s^- = \frac{C_s}{1 + \frac{x}{d}}$$

where x is the displacement due to acceleration, and d is the equivalent distance between each capacitor plate at rest. To achieve high linearity, readout circuits should make use of two techniques, i.e., ratiometric and charge-balanced outputs. In ratiometric implementations, the output signal is the ratio between the differences in sense capacitances over its sum. Such a technique results in an output that is linearly proportional to the acceleration as follows:

$$V_{\rm out} \propto \frac{C_s^+ - C_s^-}{C_s^+ + C_s^-} \propto \frac{x}{d} \propto \frac{a}{d\omega_n^2} \tag{1}$$

1549-7747 © 2015 IEEE. Personal use is permitted, but republication/redistribution requires IEEE permission. See http://www.ieee.org/publications\_standards/publications/rights/index.html for more information.

 $\begin{array}{c} \phi_{1} \\ \phi_{2} \\ \phi_{2} \\ \phi_{3} \\ \phi_{4} \\ -V_{ref} \\ V_{cau} \\ \phi_{2} \\ \phi$ 

Sample and

Hold

Integrator

Capacitance to Voltage Converter

Fig. 2. Simplified Leuthold–Rudolf integrator, which is a charge-balanced readout circuit first presented in [14].

where a is the acceleration, and  $\omega_n$  is the natural frequency associated with the mechanical resonance of the sensor.

Equation (1) may suggest that any circuit that achieves a ratiometric output is highly linear. This, however, is not the case. The caveat is that readout techniques inevitably involve placing a potential on one and/or both plates of a sense capacitor. The force acting on the capacitor is given by [12]

$$F = \frac{A\epsilon_r \epsilon_0}{2d^2} V^2 \tag{2}$$

where V is the potential difference across the capacitor,  $\epsilon_0$  is the permittivity of free space,  $\epsilon_r$  is the relative permittivity, and A is the equivalent plate area of each sense capacitor. When the sense capacitors undergo acceleration, the capacitance changes in opposite directions; therefore, the electrostatic force on each capacitor is slightly different. These forces in turn cause an unwanted displacement on the sense capacitors, with the effect of creating even and odd harmonics mitigating any benefits of the ratiometric technique [13].

Charge-balanced readout techniques aim to modify traditional readout techniques by dynamically adjusting the voltage across each sense capacitor such that the charge and, hence, the force on each capacitor is equal; therefore, the displacements are equal and do not affect the output. The concept is based on some form of feedback where the output voltage is fed back as a charge difference on the input. The difference in voltage is then integrated, and the output is adjusted. Despite the use of feedback, these techniques are still considered open loop since the feedback is not used to cancel the movement of the capacitive plates. One of the earlier types of charge-balanced readout circuits is the Leuthold–Rudolf integrator [14]. The circuit is a switch-capacitor-based analog feedback system. A simplified version of the circuit is shown in Fig. 2.

The analysis of this circuit shows that its output is given by

$$V_o(z) = V_{\rm ref} \frac{C_s^+ - C_s^-}{\frac{C_f}{C_4} C_3} \frac{z}{z - \left(1 - \frac{C_s^+ + C_s^-}{C_f} \frac{C_4}{C_3}\right)}$$
(3)

where  $V_{\text{ref}}$  is a dc reference voltage. Note that, at the dc (z=1), we have a ratiometric output.

TABLE I Accelerometer Specifications Used for Simulations

| Parameter              | Symbol                    | Value                     |
|------------------------|---------------------------|---------------------------|
| Capacitance at rest    | $C_s$                     | 500 fF                    |
| Capacitive sensitivity | $\frac{C_s^+ - C_s^-}{a}$ | 7.1 <i>fF</i> /g          |
| Natural frequency      | $\omega_n$                | $3.2 \ kHz$               |
| Displacement at rest   | d                         | 3.50 µm                   |
| Effective Area         | A                         | $1.98 \times 10^{-7} m^2$ |
| Accelerometer mass     | m                         | $2.5 \times 10^{-8} kg$   |
| Spring constant        | k                         | 10 N/m                    |
| Damping coefficient    | b                         | 9.0 $\times 10^{-4} Ns/m$ |



Fig. 3. Output power spectral density of the Leuthold–Rudolf chargebalanced circuit (see Fig. 2) with switch thermal noise. The number of points used in the fast Fourier transform (FFT) is  $2^{10}$ .

Despite their fundamental merits, present charge-balanced techniques suffer from a low-output-signal power level. To demonstrate this phenomenon, a simulation of the Leuthold–Rudolf integrator using an accelerometer with the specifications in Table I was performed. The accelerometer was modeled by a mass–damper–dashpot system [2]. Mechanical systems have a thermal noise component called Brownian noise with a white spectral density [12], and this noise was modeled with a resistor of appropriate value. To include the effect of the force due to the voltage difference across the capacitor and the Brownian noise, the corresponding force was calculated at each time step using (2) and then, it was divided by the mass and applied as an external acceleration to the system.

The simulation uses an input acceleration of  $\pm 16g$  (where  $g = 9.8 \text{ m/s}^2$ ) corresponding to a differential capacitance  $(C_s^+ - C_s^-)$  of approximately 114 fF. Reference voltage  $V_{\text{ref}} = 600 \text{ mV}$ ,  $C_3 = 500 \text{ fF}$ ,  $C_4 = 100 \text{ fF}$ ,  $C_f = 500 \text{ fF}$ , and the sampling frequency is Fs = 4000 Hz. With these numbers, the integrator has a 3-dB bandwidth of 254 Hz [14].

The operational amplifiers (op-amps) in the simulation are designed to settle with a bandwidth of 15 bits, and their noise contribution (1/f and thermal noise) is disabled. The only source of noise is therefore that of the switch resistance, with switch sizes chosen for a 15-bit settling. This setup ensures that the obtained results are the best possible signal-tonoise-and-distortion ratio (SNDR) that can be achieved for the Leuthold–Rudolf architecture with the given sensor specification and dynamic range.

The simulation is shown in Fig. 3. The output spectrum shows that, despite being ratiometric and charge balanced, the

system only achieves a 58-dB SNDR. The problem is the small output power level in the fundamental tone, which is -24 dB full scale. Intuitively, this small power level can be explained by the fact that the signal is proportional to the differential sense capacitance, whereas the feedback is proportional to the sum of the sense capacitance. Therefore, depending on the sensitivity and size of the capacitors, the feedback may be too large and may reduce the output signal level.

The only parameter to increase the output signal is the reference voltage, and this is limited both from the perspective of the available on-chip supply and, more importantly, from the perspective of the pull-in phenomenon associated with the mechanical capacitors [12].

Over the years, other charge-balanced and ratiometric readout circuits have been implemented [4], [15]. However, the feedback mechanism is similar to the Leuthold–Rudolf integrator; therefore, the systems also suffer from low fundamental tone power. When low-sensitivity accelerometers are used, the power level is considerably low relative to the full scale. Although high-sensitivity accelerometers are available, it may be advantageous to only use a fraction of the possible range since accelerometers suffer worse linearity at higher deflection. In either case, a flexible technique that can make use of the benefits of charge balance for accelerometers for varying sensitivities and dynamic ranges is needed.

### **III. PROPOSED SYSTEM**

## A. Dual Phase Input and Feedback

To overcome the problem with low output signal power, the feedback mechanism must be decoupled from the input such that its value can be adjusted independently. It is proposed to sample the signal in four phases. In one set of phases, the difference in the sense capacitors is sampled and amplified. In the next set of phases, one of the sense capacitors is sampled, the value is then compared with the sampled signal, and the output is adjusted accordingly. Therefore, the reference voltages for the input and the feedback can be now independently set, and the low-signal-power problem is avoided.

## B. Discrete Feedback

Feedback can be accomplished as continuous or discrete. A benefit of discrete time is that the digitization of a capacitive analog signal can be accomplished rather than using a separate ADC. Since the feedback then becomes pulse density modulated, the readout circuit effectively acts as a delta–sigma ADC.

## C. Implementation and Analysis

A block diagram of the proposed system is shown in Fig. 4, and the corresponding circuit implementation of the system is shown in Fig. 5. The system can be also extended to higher order delta–sigma loops to increase the ADC resolution.

The operation of the circuit can be looked at from a chargebalanced equation. Over a period of N cycles, the feedback will be high for n cycles and low for N - n cycles. The negative



Fig. 4. Block diagram of the proposed system.



Fig. 5. Circuit implementation of the proposed system. The actual implementation makes use of correlated double sampling but is not shown for simplicity.

feedback causes the total charge at the input of the integrator to be zero; therefore, the following equations can be applied:

$$-nV_{\text{ref}_{2}}C_{s}^{-}\frac{C_{2}}{C_{f_{2}}} + (N-n)V_{\text{ref}_{2}}C_{s}^{+}\frac{C_{2}}{C_{f_{2}}} + NV_{\text{ref}_{1}}\left(C_{s}^{+}-C_{s}^{-}\right)\frac{C_{1}}{C_{f_{1}}} = 0$$
$$NV_{\text{ref}_{1}}\left(C_{s}^{+}-C_{s}^{-}\right)\frac{C_{1}}{C_{f_{1}}} = V_{\text{ref}_{2}}\frac{C_{2}}{C_{f_{2}}}\left(nC_{s}^{-}+nC_{s}^{+}-NC_{s}^{+}\right) \frac{C_{s}^{+}-C_{s}^{-}}{C_{s}^{+}+C_{s}^{-}} = \frac{V_{\text{ref}_{2}}}{V_{\text{ref}_{1}}}\frac{C_{2}}{C_{1}}\frac{C_{f_{1}}}{C_{f_{2}}}\left(\frac{n}{N}-\frac{C_{s}^{+}}{C_{s}^{+}+C_{s}^{-}}\right) B_{\text{ave}} = \frac{1}{2} + \left(\frac{V_{\text{ref}_{1}}}{V_{\text{ref}_{2}}}\frac{C_{1}}{C_{2}}\frac{C_{f_{2}}}{C_{f_{1}}}+\frac{1}{2}\right)\frac{C_{s}^{+}-C_{s}^{-}}{C_{s}^{+}+C_{s}^{-}}$$
(4)

where  $B_{\text{ave}} = n/N$  and is the average value of the bitstream. The difference here compared with other charge-balanced ratiometric techniques is that the signal can be now widely adjusted by three ratios, allowing to maximize the input tone power for varying dynamic ranges and sensitivities.

## D. Simulations

To demonstrate the effectiveness of the system in suppressing harmonics and achieving high linearity, a circuit-level thermal noise simulation of the second-order system is performed. The result is obtained by running a transient noise simulation. This simulation includes 1.5 pF of parasitic capacitance at each node of the accelerometer, representing the pad and bondwire capacitance. The op-amps used are optimized for noise and power [16]. The same accelerometer as that used for the Leuthold–Rudolf integrator is used with the same dynamic range of  $\pm 16g$  corresponding to a differential capacitance  $(C_s^+ - C_s^-)$  of approximately 114 fF. The capacitor values used are  $C_{f_1} = 800$  fF,  $C_{f_2} = 800$  fF,  $C_1 = 1000$  fF,  $C_2 = 1000$  fF,

-10 Input Acceleration Range 16g Input Tone = 78,125 Hz -30 Output Power = -21.24 dBV (85 mVpeak Third Harmonic Power = -70.86 dBV -50 Bandwidth = 250 Hz Power (dBV/NBW) SNDR = 49.62 dB -70 ENOB = 7.95 9( -11( -130 NRW -15010 10 10 10 Frequency (Hz)

Fig. 6. Power spectral density at the output of the charge-to-voltage converter shown in Fig. 5 with the feedback DAC disabled. The number of points used for the FFT is  $2^{17}$  and uses a Hanning window.



Fig. 7. Power spectral density of the output bitstream for the second-order system with thermal noise. The number of points used for the FFT is  $2^{17}$  and uses a Hanning window.

TABLE II PROPOSED SYSTEM POWER CONSUMPTION

| Circuit Block                 | <b>Current Consumption</b> | Power        |
|-------------------------------|----------------------------|--------------|
| Front End (Converter and DAC) | 261µA                      | 313.2µW      |
| First Integrator Stage        | 85µA                       | 102.0µW      |
| Second Integrator Stage       | 54µA                       | $64.8\mu W$  |
| Auxiliary Circuits            | 190µA                      | 228.0µW      |
| Total Power                   | 590µA                      | $708.0\mu W$ |

and  $C_{f_3} = 700$  fF. The reference voltage for the converter stage is  $V_{\text{ref}_1} = 600$  mV, and for the digital-to-analog conversion (DAC) feedback stage, it is  $V_{\text{ref}_2} = 300$  mV. The sampling frequency is Fs = 1024 KHz, and the signal bandwidth is 250 Hz, resulting in an oversampling ratio (OSR) of 2048.

To begin with, we look at the output spectrum of the capacitance-to-voltage converter by itself (the feedback DAC is disabled), as shown in Fig. 6. The output at this stage is neither ratiometric nor charge balanced, and as a result, it has a large third-order harmonic. Fig. 7 then shows the spectrum of the output bitstream for the proposed system. The feedback system creates a charge-balanced and ratiometric output that eliminates the third-order harmonic to below the noise floor.

## E. Power Consumption

Table II summarizes the simulated power consumption for the implemented system in the 0.13- $\mu$ m CMOS technology.

Auxiliary circuits include the comparator, the clock generation, and the biasing circuitry. The circuit operates with 708  $\mu$ W (2.8  $\mu$ W/Hz) of power from a 1.2-V power supply.

## **IV. NOISE ANALYSIS**

It is convenient for this architecture to choose the output of the integrator as the point to refer all noise sources. Then, the total noise is given by the contribution of the capacitance-tovoltage converter, the DAC, and the first integrator, and it is reduced by the OSR. Accordingly, we can write

$$\overline{V^{2}}_{\text{total}} \approx \frac{\overline{V^{2}}_{\text{conv}} + \overline{V^{2}}_{\text{DAC}} + \overline{V^{2}}_{\text{int}}}{\text{OSR}}.$$
 (5)

Any noise after the first integrator is heavily attenuated by the high gain of the first integrator and the noise-shaping property of the delta–sigma loop [17] and can be neglected. For the following derivations, it is assumed that the noise bandwidth is dominated by that of the op-amp, as would be the case for a power-efficient design [16].

For the converter, the total noise is given by

$$\overline{V^2}_{\rm conv} \approx \left[\frac{kT}{C_{f_1}} + \frac{16kTn_f}{3g_{m_1}}\frac{\beta_1 g_{m_1}}{4C_{o_1}} \left(1 + \frac{2C_s + C_{p_1}}{C_{f_1}}\right)^2\right] \left(\frac{C_1}{C_{f_3}}\right)^2$$

where k is Boltzmann's constant, T is temperature in kelvins,  $C_{o_1}$  is the effective load that limits the bandwidth of the opamp,  $\beta_1 = C_{f_1}/(C_{f_1} + C_{p_1} + 2C_s)$ , with  $C_{p_1}$  being the parasitic capacitance at the inverting stage of the op-amp,  $g_{m_1}$  is the transconductance of the converter stage op-amp as determined by the settling time requirements, and  $n_f \ge 1$  is a noise factor depending on the architecture of the op-amp used.

Similarly, for the DAC feedback stage, the total noise due to the DAC switches and op-amp is given by

$$\overline{V^2}_{\text{DAC}} \approx \left[\frac{kT}{C_{f_2}} + \frac{16kTn_f}{3g_{m_2}}\frac{\beta_2 g_{m_2}}{4C_{o_2}} \left(1 + \frac{2C_s + C_{p_1}}{C_{f_2}}\right)^2\right] \left(\frac{C_2}{C_{f_3}}\right)^2$$

where  $\beta_2 = C_{f_2}/(C_{f_2} + C_{p_1} + 2C_s)$ ,  $C_{o_2}$  is the effective opamp load, and  $g_{m_2}$  is the transconductance of the DAC op-amp. Finally, the integrator noise is given by

 $\overline{V^2}_{\rm int} \approx \left(\frac{kT}{C_1} + \frac{kT}{C_2}\right) \left(\frac{C_1}{C_{f_3}}\right)^2 + \frac{16kTn_f}{3g_{m_3}} \frac{\beta_3 g_{m_3}}{4C_{o_3}} \frac{1 - \beta_3^2}{\beta_3^2}$ 

where  $\beta_3 = C_{f_3}/(C_{f_3} + C_{p_2} + C_2 + C_1)$ ,  $C_{o_3}$  is the effective op-amp load,  $g_{m_3}$  is the transconductance of the integrator, and  $C_{p_2}$  is the parasitic capacitance at the inverting input of the integrator.

Using the capacitor values used in the simulation with  $n_f = 3.5$ , the noise values as a percentage of the total as contributed by the DAC, the converter, and the integrator are 40.7%, 47.5%, and 11.8%, respectively. The theoretical SNR can be approximated by taking the ratio of the signal power, as calculated from (4), over the total in-band noise power, as given by (5). Using the capacitor values used in Section III-D, the theoretical SNR is calculated to be 82.1 dB, which is slightly more optimistic than the simulations. The discrepancy can be accounted for by the neglected band-limited switch noise sources and the noise contribution from later stages not accounted for in (5).



Fig. 8. Front-end circuitry with static and parasitic bondwire capacitances.



Fig. 9. SNDR versus the interconnect capacitance.

# V. PARASITIC CAPACITANCES AND LINEARITY LIMITATION

### A. Parasitic Capacitances

Fig. 8 shows the front end of the readout circuit with parasitic capacitances and resistances. The resistance values for the bondwire range in a few ohms and do not adversely affect the settling time of the circuit. The static capacitance is assumed to be small, and digital offset calibration techniques can be also used to minimize its effects [18]. Fig. 9 shows the simulation of the proposed system with bondwire and bondpad parasitic capacitances ranging from 0 to 2000 fF. The parasitic capacitance does not harmonically limit the linearity and only marginally increases the noise, as expected from the noise analysis. The achievable SNDR at the expected single package parasitic capacitance of 1.5 pF is about 80 dB.

## B. Linearity Limitation

The simulations in this brief have been performed with an accelerometer modeled by a perfectly linear spring. To achieve the 80-dB SNDR as simulated, the spring constant linearity also has to be at least 80 dB or higher. Ultimately, with a perfectly linear accelerometer and if the power and the area are not of concern, the linearity of the proposed system will be limited by the quantization noise of the circuit or the mechanical thermal noise of the accelerometer.

#### VI. CONCLUSION

A flexible charge-balanced readout technique for capacitive accelerometers has been proposed. The system is capable of achieving high linearity compared with conventional techniques at comparatively low power. The system is flexible in accommodating varying sensor sensitivities and dynamic ranges.

### REFERENCES

- J. Wu, G. K. Fedder, and L. R. Carley, "A low-noise low-offset capacitive sensing amplifier for a 50 µg/√Hz monolithic CMOS MEMS accelerometer," *IEEE J. Solid-State Circuits*, vol. 39, no. 21, pp. 722–730, May 2004.
- [2] B. V. Amini and F. Ayazi, "A 2.5-V 14-bit ΣΔ CMOS SOI capacitive accelerometer," *IEEE J. Solid-State Circuits*, vol. 39, no. 12, pp. 2467–2476, Dec. 2004.
- [3] W. F. Lee and P. K. Chan, "A capacitive-based accelerometer IC using injection-nulling switch technique," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 55, no. 4, pp. 980–989, May 2008.
- [4] M. Paavola *et al.*, "A Micropower ΔΣ-based interface ASIC for a capacitive 3-axis micro-accelerometer," *IEEE J. Solid-State Circuits*, vol. 44, no. 1, pp. 3193–3210, Nov. 2009.
- [5] S. S. Tan et al., "An integrated low-noise sensing circuit with efficient bias stabilization for CMOS MEMS capacitive accelerometers," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 58, no. 11, pp. 2661–2672, Nov. 2011.
- [6] M. Lemkin and B. E. Boser, "A three-axis micromachined accelerometer with a CMOS position-sense interface and digital offset-trim electronics," *IEEE J. Solid-State Circuits*, vol. 34, no. 4, pp. 456–468, Apr. 1999.
- [7] V. P. Petkov and B. E. Boser, "A fourth-order delta-sigma interface for micromachined inertial sensors," *IEEE J. Solid-State Circuits*, vol. 40, no. 8, pp. 1602–1609, Aug. 2005.
- [8] C. Condemine *et al.*, "A 0.8 mA 50 Hz 15b SNDR ΔΣ closed-loop 10 g accelerometer using an 8th-order digital compensator," in *Proc. IEEE Int. Solid-State Circuits Conf. Dig. Tech. Papers*, San Francisco, CA, USA, Feb. 2005, pp. 248–249.
- [9] B. V. Amini, R. Abdolvand, and F. Ayazi, "A 4.5-mW closed-loop ΔΣ micro-gravity CMOS SOI accelerometer," *IEEE J. Solid-State Circuits*, vol. 41, no. 12, pp. 2983–2991, Dec. 2006.
- [10] H. Kulah, J. Chae, N. Yazdi, and K. Najafi, "Noise analysis and characterization of a sigma-delta capacitive microaccelerometer," *IEEE J. Solid-State Circuits*, vol. 41, no. 2, pp. 352–360, Feb. 2006.
- [11] M. Pastre *et al.*, "A 300 Hz 19b DR capacitive accelerometer based on a versatile front end in a 5th-order  $\Delta\Sigma$  loop," in *Proc. ESSCIRC*, Athens, Greece, Sep. 2009, pp. 289–292.
- [12] M. Bao, "Electrostatic actuation," Analysis and Design Principles of MEMS Devices. New York, NY, USA: Elsevier, 2005, pp. 175–212.
- [13] H. Luo, G. Fedder, and L. Carley, "Integrated multiple-device IMU system with continuous-time sensing circuitry," in *Proc. IEEE ISSCC Digest Tech. Papers*, Feb. 2003, vol. 1, pp. 204–205.
- [14] H. Leuthold and F. Rudolf, "An ASIC for high-resolution capacitive microaccelerometers," *Sensors Actuators A*, vol. 21, no. 1–3, pp. 278–281, Feb. 1990.
- [15] B. Wang, T. Kajita, T. Sun, and G. Temes, "High-accuracy circuits for onchip capacitance ratio testing and sensor readout," *IEEE Trans. Instrum. Meas.*, vol. 47, no. 1, pp. 16–20, Feb. 1998.
- [16] R. Schreier, J. Silva, J. Steensgaard, and G. Temes, "Design-oriented estimation of thermal noise in switched-capacitor circuits," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 52, no. 11, pp. 2358–2368, Nov. 2005.
- [17] R. Schreier and G. Temes, "Higher-order delta-sigma modulation," Understanding Delta-Sigma Converters. Hoboken, NJ, USA: Wiley, 2005, p. 112.
- [18] Z. Tan et al., "A 1.2-V 8.3-nJ CMOS humidity sensor for RFID applications," *IEEE J. Solid-State Circuits*, vol. 48, no. 10, pp. 2469–2477, Oct. 2013.