# A Low-Voltage SiGe BiCMOS 77-GHz Automotive Radar Chipset

Sean T. Nicolson, Student Member, IEEE, Kenneth H. K. Yau, Student Member, IEEE, Sébastien Pruvost, Member, IEEE, Valérie Danelon, Pascal Chevalier, Member, IEEE, Patrice Garcia, Alain Chantre, Senior Member, IEEE, Bernard Sautreuil, and Sorin P. Voinigescu

Abstract—This paper presents a complete 2.5-V 77-GHz chipset for Doppler radar and imaging applications fabricated in SiGe HBT and SiGe BiCMOS technologies. The chipset includes a 123-mW single-chip receiver with 24-dB gain and an  $IP_{1\ \mathrm{dB}}$ of -21.7 dBm at 76-GHz local oscillator (LO) and 77-GHz RF, 4.8-dB double-sideband noise figure at 76-GHz LO and 1-GHz IF, and worst case -98.5 dBc/Hz phase noise at 1-MHz offset over the entire voltage-controlled oscillator tuning range at room temperature. Monolithic spiral inductors and transformers result in a receiver core area of 450  $\mu$ m $\times$  280  $\mu$ m. For integration of an entire 77-GHz transceiver, a power amplifier with 19-dB gain, +14.5-dBm saturated output power, and 15.7% power-added efficiency is demonstrated. Frequency divider topologies for 2.5-V operation are investigated and measurement results show a 105-GHz static frequency divider consuming 75 mW, and a 107-GHz Miller divider consuming 33 mW. Measurements on all circuits confirm operation up to 100 °C. Low-power low-noise design techniques for each circuit block are discussed.

*Index Terms*—Automotive radar, frequency dividers, low-noise amplifiers (LNAs), millimeter-wave imaging, millimeter-wave receivers and transmitters, power amplifiers (PAs).

#### I. INTRODUCTION

**S**YSTEMS FOR *W*-band radar and millimeter-wave imaging are under development in the latest SiGe processes with  $f_T/f_{MAX}$  over 200 GHz [1] and in nanoscale CMOS. State-of-the-art demonstrations of silicon technology for *W*-band applications include RF circuit blocks at 77 GHz and above [2]–[18], 77-GHz receivers and transmitters [19]–[27], and transceivers [28], [29]. Recently, CMOS and SiGe HBT receivers and transceivers have even been pushed to operate at 95 GHz [30] and 160 GHz [31], respectively.

A receiver or transceiver array is required in imaging applications, making power consumption a critical concern. Although low-power 65-nm CMOS receivers have been demon-

Manuscript received September 25, 2007; revised February 8, 2008. This work was supported by Communications and Information Technology Ontario (CITO) and STMicroelectronics.

S. T. Nicolson, K. H. K. Yau, and S. P. Voinigescu are with the Edward S. Rogers, Sr. Department of Electrical and Computer Engineering, University of Toronto, Toronto, ON, Canada M5S 3G4 (e-mail: nicolson@eecg.utoronto.ca; kyau@eecg.utoronto.ca).

S. Pruvost, V. Danelon, P. Chevalier, P. Garcia, A. Chantre, and B. Sautreuil are with STMicroelectronics, F-38926 Crolles, France (e-mail: sebastien.pruvost@st.com; valerie.danelon@st.com; pascal.chevalier@st.com; patrice.garcia@st.com; alain.chantre@st.com; bernard.sautreuil@st.com).

Color versions of one or more of the figures in this paper are available online at http://ieeexplore.ieee.org.

Digital Object Identifier 10.1109/TMTT.2008.921268

strated up to 95 GHz, reliable operation of the static frequency divider at 100 °C has yet to be accomplished [11], [17], [30]. While SiGe BiCMOS technology continues to maintain a performance advantage over CMOS in terms of gain, noise figure (NF), phase noise, and output power, especially over temperature, research to date using SiGe HBT technology is not focused on minimizing power consumption. Some 77-GHz SiGe HBT circuit blocks use sub-2.5-V supplies [2], [7], [9], [11], but existing millimeter-wave SiGe HBT receivers and transmitters operate with power supplies in the 3.3–5.5-V range. In particular, state-of-the-art SiGe HBT, GaAs, and InP frequency dividers require supply voltages greater than 3.3 V and consume over 100 mW [12]–[16].

This paper presents a low-power 2.5-V 77-GHz SiGe BiCMOS chipset for automotive and millimeter-wave imaging applications based on the work in [18]. The chipset contains all RF circuit blocks (voltage-controlled oscillator (VCO), low-noise amplifier (LNA), power amplifier (PA), down-conversion mixer, and frequency divider) required to fabricate a fully integrated 2.5-V 77-GHz transceiver with a phase-locked loop (PLL). Theoretical analyses of the circuit blocks focus on obtaining sufficient speed to operate at 77 GHz with low noise and minimal power consumption. The circuit blocks are characterized individually and proof of integration is demonstrated with a receiver containing the VCO, LNA, down-conversion mixer, and IF amplifier.

#### II. TRANSCEIVER ARCHITECTURE AND CIRCUIT BLOCKS

A block diagram of a direct conversion transceiver suitable for Doppler radar is shown in Fig. 1, where boxes with dashed lines indicate the circuit blocks discussed here. Integration is demonstrated using a receiver with the architecture shown in Fig. 2, equivalent to the CMOS receiver presented in [24]. In a real system, the power dissipation of the IF amplifier could be reduced because it would not have to drive 50  $\Omega$ .

To further minimize power dissipation in massively parallel passive millimeter-wave imaging systems, such as those intended for 3-D biomedical applications and millimeter-wave cameras [32], only a portion of the receivers in the system are turned on simultaneously [33]. For example, a 100-kilo-pixel millimeter-wave camera would consume 5000 W at 50 mW/pixel. However, if only 100 pixels were "on" simultaneously, it would consume 5 W. At an equivalent shutter speed of 1/60 s, each set of 100 pixels would then have 16.7  $\mu$ s to power up, stabilize, and image. The pixels could be turned on and off in such a manner as to minimize temperature gradients



Fig. 1. 77-GHz Doppler transceiver architecture.



Fig. 2. Block diagram of a low-power receiver.



Fig. 3. 1.8-V/2.5-V three-stage 77-GHz LNA schematic.

across the array. Due to the severity of the power consumption problem, subsequent sections of this paper focus on the design of individual circuit blocks for low-power low-noise operation.

#### III. CIRCUIT ANALYSIS AND DESIGN

## A. LNA

The schematic of the LNA is shown in Fig. 3. The first two stages are common emitter, which minimizes the NF. All stages are simultaneously noise and impedance matched using the techniques described in [34] and [35]. With the choice of the ratio of  $R_1$  and  $R_2$  in accordance with (1) as follows, where  $V_{\rm DDB-MIN}$  is the minimum required value of  $V_{\rm DDB}$ , the LNA is capable of sub-1.5 V operation.

$$\frac{R_1}{R_2} \le \frac{V_{\text{DDB-MIN}}}{V_{\text{BE-ON}} + V_{\text{CE-SAT}}} - 1 \tag{1}$$

To minimize the LNA NF, the HBTs must be biased at minimum NF current density. Next, the emitter length of  $Q_1$  is chosen such that the real part of its optimum noise impedance is 50  $\Omega$  [34]. However, in the W-band, the pad capacitance  $(C_{\text{PAD}})$ , appears in parallel with the source impedance and cannot be neglected in the noise and impedance-matching methodology [34]. The effective source impedance ( $Z_S$  in Fig. 3) is now given by (2), where  $C_{\text{PAD}}$  is the pad capacitance,  $Z_0$  is normally 50  $\Omega$ , and k is given by (3). Since the real part of  $Z_S$  is now a factor of k smaller than 50  $\Omega$ , the emitter length must be a factor of k larger than if the pad capacitance were not present.  $C_{\text{PAD}}$  was extracted using Calibre and found to be 32 fF, which yields k = 1.6 at 77 GHz.

$$Z_S = \frac{Z_0}{k} - j \frac{\omega C_{\text{PAD}} Z_0^2}{k} \tag{2}$$

$$k = 1 + \omega^2 C_{\text{PAD}}^2 Z_0^2 \tag{3}$$

The input impedance ( $Z_{IN}$  in Fig. 3) of the emitter degenerated amplifier, which is given by (4), must now be conjugately matched to  $Z_S$ . In (4),  $g_m$  includes the effect of the intrinsic emitter resistance, and  $\omega_T$  is the cutoff frequency of  $Q_1$  biased at minimum NF current density. The required values for components  $L_E$  and  $L_B$  are given by (5) and (6), respectively.

$$Z_{\rm IN} = R_{B1} + R_{E1} + \omega_T L_E + j \left( \omega L_E + \omega L_B - \frac{\omega_T}{\omega g_{m1}} \right) \quad (4)$$

$$L_{E} = \frac{1}{\omega_{T}} \left( \frac{Z_{0}}{k} - R_{B1} - R_{E1} \right)$$
(5)

$$L_B = \frac{Z_0^2 C_{\text{PAD}}}{k} - L_E + \frac{\omega_T}{\omega^2 g_{m1}} \tag{6}$$

When the LNA stage is matched at the input and output, its gain is given by (7), where  $R_P$  is the total equivalent output resistance of the inductively loaded LNA stage at resonance, which includes the effect of  $R_C$ , the finite Q of  $L_P$ , and the cascode output resistance. A resistive load ( $R_C$ ) is added on the final LNA stage to increase its bandwidth, which is otherwise low due to the high output resistance of the HBT cascode.

$$G = \frac{1}{4} \left(\frac{\omega_T}{\omega}\right)^2 \frac{R_P}{Z_0} \tag{7}$$

## B. PA

Fig. 4 illustrates the PA schematic. The latter stages are common emitter to minimize power consumption and maximize power-added efficiency (PAE); the HBT sizes are scaled by a factor of 2 from stage to stage. The optimum scaling factor can be found using the methodology outlined in [36]. The optimal bias current density for the HBTs in the first stage of the PA is peak  $f_T/f_{MAX}$  current density because the first stage behaves like a linear amplifier. The latter stages, however, operate as class-B amplifiers. Using the measurement results illustrated in Fig. 5 [37], the bias current density of  $Q_3$  and  $Q_4$  is chosen to maximize the performance of the PA. The measurements show that the OP<sub>1 dB</sub>,  $P_{SAT}$ , and PAE all peak at the same current density.

### C. Mixer, Balun, and IF Amplifier

The low-voltage millimeter-wave Gilbert cell mixer [8] and its connection to the LNA are illustrated in Fig. 6. To allow reduction of the supply voltage to 2.5 V, the RF pair is replaced by



Fig. 4. 1.8-V/2.5-V 77-GHz three-stage PA schematic.



Fig. 5. Measured  $P_{\rm SAT}$ ,  $OP_{1 dB}$ , and PAE versus bias current density in the final stage of the PA [37].



Fig. 6. Low-voltage double-balanced mixer without RF pair.

the secondary coil  $(L_S)$  of the transformer  $X_1$ , and the primary coil  $(L_P)$  becomes the load inductor of the final LNA stage. A current source biases the mixing quad through the center tap of the secondary winding. Components  $C_1$  and  $L_1$  are imple-



Fig. 7. Schematic of mixer used to calculate input impedance and gain.

mented using a 40-fF metal-insulator-metal (MIM) capacitor and 30 pH of interconnect, respectively.

To impedance match the mixer input to the LNA output, the schematic in Fig. 7 is used, where  $Z_3$  is the differential input impedance looking into the emitters of  $Q_5-Q_8$ . The real and imaginary parts of the differential input impedance of the mixer  $(Z_3)$  are given by (8) and (9), where  $Q_5-Q_8$  are assumed to be identical in size. With the correct choice of  $L_1$  and  $C_1$ , the impedance at the input of the *LC* transformer  $(Z_2)$  is then given by (10). By adding the impedance transformation ratio n and tuning out the imaginary part of  $Z_3$ ,  $L_1$  and  $C_1$  give the designer freedom to choose other component values.

$$\operatorname{Re}\left\{Z_{3}\right\} = 2R_{E5} + 2\frac{g_{m5}}{g_{m5}^{2} + \omega^{2}C_{\text{BE5}}^{2}}$$
(8)

$$\operatorname{Im} \{Z_3\} = \frac{-2\omega C_{\text{BE5}}}{g_{m5}^2 + \omega^2 C_{\text{BE5}}^2} \tag{9}$$

$$Z_2 = n \operatorname{Re}\left(Z_3\right) \tag{10}$$

In general, the impedance looking into the primary coil of a transformer whose secondary coil is terminated in the real impedance  $R_T$  is given by (11), were  $L_P$  is the inductance of the primary coil,  $L_S$  is the inductance of the secondary coil, and  $k_1$  is the coupling coefficient between the coils [38]. In this case,  $R_T = Z_2$ . The impedance  $Z_2$  must be conjugately matched to the output impedance of the LNA cascode ( $Z_S$ ), which is given by (12).

$$Z_{1} = \frac{\omega^{2} k_{1}^{2} L_{S} L_{P} R_{T} + j \omega L_{P} \left( R_{T}^{2} + \omega^{2} L_{S}^{2} \left( 1 - k_{1}^{2} \right) \right)}{R_{T}^{2} + \omega^{2} L_{S}^{2}} \quad (11)$$

$$Z_{S} = \frac{R_{P} - j\omega C_{0}R_{P}^{2}}{1 + \omega^{2}C_{0}^{2}R_{P}^{2}}$$
(12)

Using the parameter values listed in Table I, the numerical impedances  $Z_2$ ,  $Z_1$ , and  $Z_S$  are given by (13)–(15). The choice of  $L_1$  and  $C_1$  has indeed reduced the imaginary part of  $Z_2$  to zero, and the reflection coefficient ( $S_{11}$ ) between  $Z_S$  and  $Z_1$  is -15 dB, indicating reasonable matching.

$$Z_2 = 48 \,\Omega - j2.7 \,\Omega \approx 48 \,\Omega \tag{13}$$

$$Z_1 = 18\,\Omega + j35\,\Omega\tag{14}$$

$$Z_S = 17 \ \Omega - j76 \ \Omega \tag{15}$$

D. VCO

A complete description of the differentially tuned accumulation-MOS (AMOS) varactor VCO and its design methodology is provided in [7].

TABLE I CIRCUIT COMPONENT VALUES USED TO DEMONSTRATE MATCHING BETWEEN THE LNA AND MIXER

| Parameter       | Value                   |
|-----------------|-------------------------|
| $R_P$           | 350Ω                    |
| $C_{\theta}$    | 25fF                    |
| ω               | $2\pi 80 \times 10^{9}$ |
| $R_{E5}$        | 6.7Ω                    |
| g <sub>m5</sub> | 100mS                   |
| $C_{BE5}$       | 55fF                    |
| $L_{l}, C_{l}$  | 30pH, 40fF              |
| $L_P, L_S$      | 110рН, 110рН            |
| k <sub>1</sub>  | 0.8                     |



Fig. 8. Low-voltage D-latch with emitter followers.



Fig. 9. Low-voltage D-latch without emitter followers.

#### E. Frequency Dividers

A static frequency divider contains two emitter coupled logic (ECL) latches (master and slave) in feedback. The typical topology for the ECL latch requires three HBTs and a resistor stacked between the supplies and, therefore, needs at least a 3.3-V supply [10].

In Figs. 8 and 9, two 2.5-V SiGe HBT latch topologies suitable for frequency division at 80 GHz are shown. To determine the superior latch design, two frequency dividers were designed and fabricated using the latches. In frequency divider A, the master and slave latches both have the architecture in Fig. 8, and in frequency divider B, the latches have the topology in Fig. 9.

To achieve 2.5-V operation, all current sources are replaced with biasing resistors, which also minimizes capacitance. The transistor sizes and bias currents for both latches are identical. HBTs  $Q_1-Q_6$  are biased at peak  $f_T$  current density (when the clock and data inputs are balanced) and  $Q_7$  and  $Q_8$  are biased at 3/4 peak  $f_T$  current density. The latch load resistor ( $R_C$  in Figs. 8 and 9) and total current are chosen to provide 300-mV output swing, which ensures complete switching of an HBT differential pair over temperature variations. The peaking inductance is selected in accordance with (16) as follows, which extends the bandwidth by 85%.

$$L = \frac{C_L R_L^2}{1.41} \tag{16}$$

The maximum frequency at which a static divider will operate ( $f_{DMAX}$ ) depends on the applied input power. For small clock amplitudes,  $f_{DMAX}$  can be approximated using (17), where  $\tau_{MID}$  is the time constant at the node marked MID in Figs. 8 and 9, and  $\tau_D$  is the time constant at the node marked OUT. In (17),  $\tau_{MID}$  represents the time required for  $Q_1$  and  $Q_2$ to switch the tail current from the latching pair ( $Q_5$  and  $Q_6$ ) to the D input pair ( $Q_3$  and  $Q_4$ ), and  $\tau_D$  represents the time required for the input pair to transfer the data from the D input to the Q output. The entire process must occur within one-half of the clock period before  $Q_1$  is switched off again.

$$f_{DMAX} \approx \frac{1}{2\left[\tau_{\text{MID}} + \tau_D\right]} \tag{17}$$

Frequency dividers are not robust to temperature variations when operating close to  $f_{DMAX}$ . Moreover, (17) is an approximation for small clock amplitudes, and calculating  $\tau_D$  while  $Q_1$  and  $Q_2$  are switching is not straightforward. However, the input-equivalent self-oscillation frequency ( $f_{OSC}$ ) of the divider has been shown to track  $f_{DMAX}$  [10], and is given by (18), where  $\tau_{D1}$  is the delay from the D input to the Q output of the master latch,  $\tau_{D2}$  is the analogous delay for the slave latch. Normally,  $\tau_{D1}$  and  $\tau_{D2}$  are equal, but  $\tau_{D2}$  is larger if the slave latch is loaded by additional circuitry such as another divider stage. The two delays can be derived using the open-circuit time constants method, and should be designed to provide the maximum sensitivity at the frequency of interest at the maximum operating temperature. Finding  $\tau_{D1}$  and  $\tau_{D2}$  for the calculation of  $f_{OSC}$ is simple because  $Q_1$  and  $Q_2$  are not switching.

$$f_{\rm OSC} = \frac{1}{2(\tau_{D1} + \tau_{D2})} \tag{18}$$

In a frequency divider designed with two latches having the topology in Fig. 8, emitter followers  $Q_7$  and  $Q_8$  appear within the feedback loop formed by the master and slave latches. If  $Q_7$  and  $Q_8$  are too small, they cannot drive the latch clock inputs  $Q_1$  and  $Q_2$ . However, if  $Q_7$  and  $Q_8$  are too large, they cannot be driven by  $Q_3$ – $Q_6$ . Therefore, they have an optimum size, which is best determined through simulation, but can also be analyzed using time constants. Shown in Fig. 10 is the simulated  $f_{OSC}$  and power consumption of the latch in Fig. 8 versus the emitter length of  $Q_7$  and  $Q_8$  biased at a constant current density of 3/4 peak  $f_T/f_{MAX}$  current density. Also shown is the self-oscillation frequency calculated under the same conditions using (18).



Fig. 10. Simulated and calculated self-oscillation frequency of frequency divider A versus the size of  $Q_7$  and  $Q_8$ .



Fig. 11. Block diagram of a Miller divider.

Although the theoretical  $f_{OSC}$  is optimistic, the theory predicts the simulated behavior, including the optimum emitter length for  $Q_7$  and  $Q_8$ .

An alternative topology for a broadband 2.5-V millimeterwave frequency divider is the Miller divider, which, as shown in Fig. 11, consists of a mixer and a delay or filter element in feedback. The theory of operation of the Miller divider is available in [14]–[16], and its frequency range of division depends primarily on the cutoff frequency of the low-pass filter. The upper and lower frequency limits are given by (19) as follows:

$$\frac{2}{3}\frac{1}{2\pi RC} \le f_0 \le 2\frac{1}{2\pi RC}$$
(19)

The implementation of the Miller divider is illustrated in Fig. 12. Contrary to the ideal representation of the Miller divider, poles at the collectors of  $Q_3$ – $Q_6$  and at the emitters of  $Q_7$  and  $Q_8$  both influence the frequency range because neither is dominant. Shunt-series inductive peaking is used to maximize the bandwidth at the transconductor input (the bases of  $Q_1$  and  $Q_2$ ). The interconnect inductance between the outputs of  $Q_7$  and  $Q_8$  and the transconductor pair input (bases of  $Q_1$  and  $Q_2$ ) must also be accurately modeled. Optimization of the size of the Miller divider emitter followers relative to the mixing quad is accomplished in a similar fashion as presented for the static frequency divider.

The static divider with emitter followers, the static divider without emitter followers, and the Miller divider were each separately fabricated on individual test chips. In each case, the chip



Fig. 12. Schematic of the implemented Miller divider.



Fig. 13. Block diagram of the frequency divider test chip.



Fig. 14. Measured  $f_T/f_{MAX}$  versus collector current density at 1.2 V  $V_{CE}$ .

architecture, illustrated in Fig. 13, is identical to ensure that the measurement results can be compared directly.

#### **IV. LAYOUT AND FABRICATION**

All individual circuit blocks were fabricated in a 230-GHz  $f_T$  300-GHz  $f_{MAX}$  130-nm SiGe HBT process (no MOSFETs), and measurements were performed on-wafer with microwave probes. The  $f_T$  and  $f_{MAX}$  current density of the HBTs are shown versus collector current density in Fig. 14, which confirms the peak  $f_T/f_{MAX}$  to be 14 mA/ $\mu$ m<sup>2</sup>. The SiGe HBT process has a six-metal copper back end of line (BEOL), and the design and layout of passive devices is discussed in [39] and [40].

The receiver was manufactured in an SiGe BiCMOS process with  $f_T/f_{MAX}$  of 220/250 GHz. The 130-nm MOSFETs are only used to implement accumulation mode varactors in the VCO, which provide superior phase noise and tuning range over



Fig. 15. Die photograph of the receiver (LNA, VCO, mixer, and IF amplifier). (515  $\mu$ m× 460  $\mu$ m).



Fig. 16. 77-GHz PA layout with pads (390  $\mu$ m $\times$  280  $\mu$ m).



Fig. 17. Miller divider die photograph (250  $\mu$ m× 180  $\mu$ m).

HBT varactors [7]. Also provided in the SiGe BiCMOS process is a thick-metal BEOL.

A die photograph of the receiver, including the LNA, VCO, and mixer with on-chip balun and IF amplifier, is shown in Fig. 15. A die photograph of the 77-GHz PA is shown in Fig. 16, and a die photograph of the Miller divider is illustrated in Fig. 17. The die areas are indicated in the figure captions, and are small in comparison to other circuits reported in the



Fig. 18. Simulated and measured LNA S-parameters at 1.8-V/2.5-V and 1.5-V/1.8-V supply.



Fig. 19. Measured LNA S-parameters over temperature.

literature because lumped inductors are used in place of transmission lines.

## V. SIMULATION AND MEASUREMENT RESULTS

# A. LNA

The LNA power gain  $(S_{21})$  is shown in Fig. 18, measured at 1.8-V/2.5-V and 1.5-V/1.8-V supplies. The LNA achieves 25-dB peak power gain at 86 GHz with a -3-dB bandwidth of 7 GHz, and is operable down to 1.5-V/1.8-V supply with only 2-dB gain reduction. The input return loss, less than -15 dB from 80 to 94 GHz, is shown on the same plot for different bias current densities of the input transistor  $Q_1$ . The LNA gain was also measured over temperature, as illustrated in Fig. 19, and maintains 20-dB gain even at 125 °C.

## B. PA

The PA S-parameters were measured from 57 to 94 GHz over temperature and are illustrated in Fig. 20. The input return loss is less than -15 dB from 70 to 90 GHz. In Fig. 21, measurements at 77 GHz show the PA achieves small-signal  $S_{21}$  of



Fig. 20. PA S-parameters (saturated  $S_{21}$ ).



Fig. 21. Measured PA  $S_{21}$ ,  $OP_{1 dB}$ , and  $P_{SAT}$  at 77 GHz.



Fig. 22. Measured input sensitivity of frequency divider A and the Miller divider versus temperature.

19 dB, saturated output power of +14.5 dBm, an  $OP_{1 dB}$  of 12 dBm, and PAE of 15.7% (based on 161-mW  $P_{DC}$ ). To the authors' knowledge, 15.7% PAE represents a record for silicon PAs above 60 GHz.



Fig. 23. Measured and simulated Mixer + IF amplifier NF and conversion gain at 73-GHz LO.

TABLE II SiGe BiCMOS RECEIVER POWER CONSUMPTION

| Circuit Block | P <sub>DC</sub> (mW) |       |  |  |  |
|---------------|----------------------|-------|--|--|--|
| LNA           | 1.5V/1.8V            | 37mW  |  |  |  |
| Mixer         | 1.5V                 | 10mW  |  |  |  |
| IF amplifier  | 1.5V                 | 30mW  |  |  |  |
| VCO           | 1.8V                 | 46mW  |  |  |  |
| TOTAL         |                      | 123mW |  |  |  |



Fig. 24. Measured conversion gain of the SiGe BiCMOS receiver versus RF frequency and temperature at 76-GHz LO.

## C. Frequency Dividers

Static frequency divider A, where both master and slave latches have emitter followers at their outputs, achieves an input-equivalent self-oscillation frequency of 91 GHz at 25 °C and 67 GHz at 125 °C, the highest ever reported for a silicon static frequency divider, while consuming only 75 mW from a 2.5-V supply. The previous silicon record was 76 GHz at 25 °C and 122 mW from 3.3 V [10]. The self-oscillation frequency was measured on several wafers, and was found to be in the 86–91-GHz range. The measured  $f_{DMAX}$  for this static divider was 105 GHz. Static frequency divider B, containing the latch



Fig. 25. Measured receiver DSB NF versus current density in the LNA and temperature for 75-GHz LO and 77-GHz RF.



Fig. 26. Measured receiver DSB NF versus current density in the LNA and current density in the mixer for 75-GHz LO and 77-GHz RF.



Fig. 27. Measured receiver NF and conversion gain versus LNA power consumption.

without emitter followers, has a self-oscillation frequency of only 70 GHz at 25  $^{\circ}$ C.



Fig. 28. Measured receiver gain compression at 77 GHz.



Fig. 29. Receiver phase noise measured at IF versus temperature and tuning voltage.



Fig. 30. Phase noise measurement at 100 °C, and  $V_{\text{TUNE}} = 0$  V.

The Miller divider consumes 33 mW and divides from 45 GHz up to 107 GHz at 25 °C. At 125 °C, the upper end of the frequency range remains 107 GHz. The measured sensitivity curves for all three dividers are shown in Fig. 22, with waveguide transition, cable, decoupling capacitor, and probe losses deembedded. Contrary to previous efforts [10]–[17], these measurements confirm that temperature robust *W*-band dividers with sub-100-mW power dissipation and 2.5-V supply can be designed for 77-GHz and 100-Gb/s applications.

Surprisingly, the division range of the static divider is less than that of the Miller divider. The 3.3-V static divider with tail current source in [10] operates down below 20 GHz, limited by

| Technology                                                       | P <sub>DC</sub> (mW)<br>& V <sub>DD</sub> (V) | f <sub>OSC</sub> (GHz) | f <sub>MAX</sub> (GHz) | Topology  | FOM (25°C) |
|------------------------------------------------------------------|-----------------------------------------------|------------------------|------------------------|-----------|------------|
| 65nm GP CMOS [17]                                                | 20, 1.2V                                      | 80                     | 91                     | Static FF | 4550       |
| 230/300 f <sub>T</sub> /f <sub>MAX</sub> SiGe HBT                | 33, 2.5V                                      | N/A                    | 107                    | Miller    | 3242       |
| 90nm SOI CMOS [11]                                               | 52, 2.2V                                      | 92                     | 100                    | Static FF | 1923       |
| 230/300 f <sub>T</sub> /f <sub>MAX</sub> SiGe HBT                | 75, 2.5V                                      | 91                     | 105                    | Static FF | 1400       |
| 405/370GHz f <sub>T</sub> /f <sub>MAX</sub> InP/InGaAs DHBT [13] | 90, 3.8V                                      | 95                     | 144                    | Static FF | 1600       |
| 230/300 f <sub>T</sub> /f <sub>MAX</sub> SiGe HBT [10]N          | 122, 3.3V                                     | 77                     | 100                    | Static FF | 820        |
| 200GHz f <sub>T</sub> SiGe HBT [14]                              | 225, 4.5V                                     | N/A                    | 110                    | Miller    | 489        |
| 225GHz f <sub>T</sub> SiGe HBT [12]                              | 340, 5.2V                                     | 65                     | 110                    | Static FF | 324        |
| 245/370 f <sub>T</sub> /f <sub>MAX</sub> InP/InGaAs DHBT [15]    | 357, 5.5V                                     | N/A                    | 150                    | Miller    | 420        |
| 225 f <sub>T</sub> SiGe HBT [16]                                 | 650, 5.5V                                     | N/A                    | 160                    | Miller ÷4 | 246        |

TABLE III Comparison of State-of-the-Art 77-GHz Sige HBT Frequency Dividers (FOM =  $f_{MAX}/P_{DC}$ )

TABLE IVCOMPARISON OF STATE-OF-THE-ART 77-GHz SiGe HBT PAs (FOM =  $f^2 \times G \times P_{SAT} \times PAE$ )

| Technology                                            | freq<br>(GHz) | Gain<br>(dB) | P <sub>SAT</sub><br>(dBm) | PAE<br>(%) | Area<br>(mm <sup>2</sup> ) | Topology               | FOM<br>(25°C) |
|-------------------------------------------------------|---------------|--------------|---------------------------|------------|----------------------------|------------------------|---------------|
| 200/200 f <sub>T</sub> /f <sub>MAX</sub> SiGe HBT [2] | 77            | 17           | +17.5                     | 12.8       | 1.35×0.45                  | 4-stg CE               | 2139          |
| 200/290 f <sub>T</sub> /f <sub>MAX</sub> SiGe HBT [9] | 77            | 6.1          | +12.5                     | 3.5        | 2.1×0.75                   | 2-stg CE               | 15            |
| 230/300 f <sub>T</sub> /f <sub>MAX</sub> SiGe HBT     | 77            | 19           | +14.5                     | 15.7       | 0.3×0.5                    | 1-stg casc. + 2-stg CE | 2083          |

the transformer bandwidth, and it is suspected that the removal of the tail current source is responsible for the reduction in the frequency range.

## D. Down-Conversion Mixer and IF Amplifier

The mixer and IF amplifier together achieve a differential to single-ended conversion gain of 8–11 dB, and an NF of 12.8–14.5 dB for a -2 dBm, 73-GHz LO signal, and 1 GHz IF, as shown in Fig. 23, alongside simulation results for the same LO amplitude and bias conditions. The mixer could not be measured at 77 GHz because only one signal source is available in the 75–110-GHz range. However, receiver measurements will confirm operation of the mixer above 73-GHz LO. The NF also includes the insertion loss of the transformer, larger than 2 dB, at the RF port of the mixer.

## E. Receiver

The SiGe BiCMOS receiver (block diagram illustrated in Fig. 2) designed using the circuit blocks presented here was measured at 1.5-V/1.8-V supplies and has been found to be competitive with state-of-the-art SiGe HBT and CMOS results in terms of RF performance and power consumption. In Table II, the power consumption of each circuit block in the SiGe BiCMOS receiver is listed, for a total of only 123 mW. If the power dissipation of the IF amplifier is excluded, the receiver consumes only 93 mW.

In Fig. 24, the conversion gain and NF of the SiGe BiCMOS receiver with a constant 76-GHz on-chip LO is shown. The receiver achieves a maximum of 31-dB conversion gain at 73 GHz and a -3-dB bandwidth of 7 GHz. At 125 °C, the receiver maintains 22-dB peak conversion gain. The emitter width of the HBTs in the SiGe BiCMOS process is 190 nm in comparison to 130 nm in the HBT-only process. The resulting increases in

 $C_{\rm BE}$  and  $C_{\rm BC}$  shift the center frequency of the receiver downward from the desired value of 77 GHz.

The NF of the SiGe BiCMOS receiver has been measured versus current density in the LNA (76-GHz LO, 1-GHz IF), and the results are illustrated in Fig. 25. The receiver achieves a double-sideband (DSB) NF of 5 dB at 25 °C and 9.2 dB at 125 °C for a 75-GHz LO and 77-GHz RF. The minimum receiver NF occurs when the current density in the LNA transistors is 4.5 mA/ $\mu$ m<sup>2</sup>. The measurements indicate a weak upward trend of the optimum NF current density with increasing temperature. However, the dependence is negligible, and for simplicity, the LNA should be biased at constant current versus temperature for optimum noise performance.

The NF of the receiver was also measured versus the current density in the mixing quad of the down-conversion mixer. The results, illustrated in Fig. 26 using "\*" symbols, shows that the optimum current density of the mixing quad is 3.4 mA/ $\mu$ m<sup>2</sup>, as opposed to 4.5 mA/ $\mu$ m<sup>2</sup> in the LNA. Also note that the receiver NF has improved to 4.8 dB by optimization of the mixer bias. The lower optimum current density in the mixing quad may arise because the HBTs are easier to switch at lower current density. However, the HBTs in the LNA are in a common-emitter configuration, whereas the HBTs in the mixing quad are in a common-base configuration, which may also impact the optimum NF current density. As a final note, the input impedance of the common-base mixer, given by (11), is sensitive to the  $g_m$ of  $Q_5-Q_8$ , which, in turn, is sensitive to the mixer bias current. As a result, the receiver NF increases rapidly if the mixing quad bias departs from its optimum value. The noise-figure degradation is greater at low current and, therefore, the current density in the mixing quad should be guaranteed to fall at or above the optimum value over temperature variations.

To further reduce the power consumption of the SiGe BiCMOS receiver, the bias current density or power supply

| Technology                                                | RF/LO<br>(GHz) | Gain<br>(dB) | NF<br>(dB) | IP <sub>1dB</sub><br>(dBm) | P <sub>DC</sub><br>(mW) | Area<br>(mm <sup>2</sup> ) | Notes                                                           |
|-----------------------------------------------------------|----------------|--------------|------------|----------------------------|-------------------------|----------------------------|-----------------------------------------------------------------|
| 170/200GHz f <sub>T</sub> /f <sub>MAX</sub> SiGe HBT [28] | 77/77          | 26           | 9          | -24                        | 230                     | 0.6×0.5                    | Single-chip transceiver.<br>Area & P <sub>DC</sub> for RX only. |
| 250 f <sub>MAX</sub> SiGe HBT [29]                        | 77/52          | 35           | 8          | -27.5                      | 186                     | 6.8×3.8<br>(×4 array)      | ×4 transceiver array<br>P <sub>DC</sub> for RX + VCO only.      |
| 330 f <sub>MAX</sub> SiGe HBT [27]                        | 77/77          | 30           | 11.5 (SSB) | -26                        | 440                     | 0.71×0.95                  | VCO, LNA, Mixer                                                 |
| 250 f <sub>MAX</sub> SiGe HBT [26]                        | 77/77          | 40           | Not Given  | -38                        | 195                     | 1.7×1.1                    | VCO, LNA, Mixer, IF-amp                                         |
| 65nm GP CMOS [24]                                         | 85/85          | 12           | 9          | -13                        | 94                      | 0.50×0.46                  | LNA, Mixer, IF-amp                                              |
| 65nm GP CMOS [30]                                         | 85/90          | 12.5         | 8          | -18                        | 206                     | 1.1×0.6                    | LNA, Mixer, IF-amp, VCO,                                        |
|                                                           |                |              |            |                            |                         |                            | frequency divider                                               |
| 220/250 f <sub>T</sub> /f <sub>MAX</sub> SiGe BiCMOS      | 76/77          | 24           | 4.8        | -21.7                      | 123                     | 0.52×0.46                  | VCO, LNA, Mixer, IF-amp                                         |

 TABLE V

 COMPARISON OF STATE-OF-THE-ART 77-GHz SiGe HBT RECEIVERS

voltage of the LNA could be reduced. Naturally, doing so would increase the receiver NF and reduce the conversion gain. An important question can be asked of such an experiment: which incurs the smaller NF and/or conversion gain penalty: reducing the power supply of the LNA (*VDDA* in Fig. 3) at constant current density, or reducing the bias current density in the LNA at constant supply voltage? Shown in Fig. 27 is the receiver conversion gain and NF measured versus the power consumption in the first two stages of the LNA. In solid symbols, the variation in power consumption is realized by changing the bias current density, and in open symbols by changing the power supply voltage. The results show that reducing the power supply voltage or bias current density are approximately equivalent in terms of their impact on receiver NF and conversion gain.

Illustrated in Fig. 28 are the measured gain compression characteristics of the SiGe BiCMOS receiver for a 76-GHz LO and 77-GHz RF. The receiver has an  $OP_{1 \text{ dB}}$  of +1.8 dBm and an  $IP_{1 \text{ dB}}$  of -21.6 dBm.

The stringent phase noise specifications of frequency-modulated continuous-wave (FM-CW) radar systems must be met at 125 °C, particularly in automotive applications. Although phase noise of less than -100 dBc/Hz @ 1-MHz offset has been previously demonstrated at 25 °C in W-band SiGe VCOs [7], to the authors' knowledge, the phase noise of W-band SiGe BiCMOS VCOs has not been reported over temperature.

The phase noise of the receiver with unlocked VCO was obtained by measuring the phase noise at IF. An RF signal, with phase noise far below that of the receiver, was applied at 77 GHz, yielding a down-converted LO spectrum centered at 1.5–3.0 GHz, depending on the VCO tuning voltage. The phase noise of this spectrum was measured at 25 °C, 85 °C, 100 °C, and 125 °C. The results, illustrated in Fig. 30, show that phase noise of -98.5 dBc/Hz at 1-MHz offset is obtainable up to 100 °C, and sub -95 dBc/Hz at 1-MHz offset is obtainable up to 125 °C. Fig. 29 confirms the data in Fig. 30 with a screenshot of the measurement at 75-GHz LO and 100 °C. The rapid degradation in phase noise at 125 °C is likely caused by a sudden loss in negative resistance.

## VI. CONCLUSION

The first 2.5-V 77-GHz SiGe BiCMOS receiver with record 4.8-dB NF and 123-mW power consumption has been reported. Moreover, the receiver maintains -98.5-dBc/Hz phase noise

up to 100 °C, and occupies only 450  $\mu$ m × 280  $\mu$ m of die area if pads are excluded. Also reported is record 15.7% PAE in *W*-band SiGe HBT PAs and low-power optimized designs for static and Miller frequency dividers. The performance of the receiver and chipset circuit blocks is compared to other published work in Tables II–V (this study represented via **bold text**). Circuit design techniques presented minimize power dissipation and NF while maintaining the margin needed to operate at 77 GHz and 100 °C. Measurements verify the performance of all circuit blocks over temperature and provide insight into the optimal bias current density for minimum noise in SiGe HBT mixers and LNAs, and maximum linearity and efficiency in SiGe HBT mixers and PAs.

#### ACKNOWLEDGMENT

The authors thank R. Beerkens, STMicroelectronics, Crolles, France, for his support. The authors would also like to acknowledge the Canadian Microelectronics Corporation (CMC), Kingston, ON, Canada, and J. Pristupa, University of Toronto, Toronto, ON, Canada, for computer-aided design (CAD) support, E. Distefano, University of Ontario, for network support, and Communications and Information Technology Ontario (CITO), Toronto, ON, Canada, and STMicroelectronics for fabrication.

#### REFERENCES

- [1] P. Chevalier, C. Fellous, L. Rubaldo, F. Pourchon, S. Pruvost, R. Beerkens, F. Sajuin, N. Zerounian, B. Barbalat, S. Lepilliet, D. Dutartre, D. Celi, I. Telliez, D. Gloria, F. Aniel, F. Danneville, and A. Chantre, "230-GHz self-aligned SiGe : C HBT for optical and millimeter-wave applications," *IEEE J. Solid-State Circuits*, vol. 40, no. 10, pp. 2025–2034, Oct. 2005.
- [2] A. Komijani and A. Hajimiri, "A wideband 77-GHz 17.5-dBm fully integrated power amplifier in silicon," *IEEE J. Solid-State Circuits*, vol. 41, no. 8, pp. 1749–1756, Aug. 2006.
- [3] B. Dehlink, H.-D. Wohlmuth, K. Aufinger, T. F. Meister, J. Bock, and A. L. Scholtz, "Low-noise amplifier at 77 GHz in SiGe : C bipolar technology," in *IEEE Int. Circuits Syst. Symp. Dig.*, Oct. 2005, pp. 287–290.
- [4] L. Wang, R. Kraemer, and J. Borngraeber, "An improved highly-linear low-power down-conversion micromixer for 77 GHz automotive radar in SiGe technology," in *IEEE MTT-S Int. Microw. Symp. Dig.*, San Francisco, CA, Jun. 2006, pp. 1834–1837.
- [5] J.-J. Hung, T. M. Hancock, and G. M. Rebeiz, "A 77 GHz SiGe subharmonic balanced mixer," *IEEE J. Solid-State Circuits*, vol. 40, no. 11, pp. 2167–2173, Nov. 2005.
- [6] R. Reuter and Y. Yin, "A 77 GHz (W-band) SiGe LNA with a 6.2 dB noise figure and gain adjustable to 33 dB," presented at the IEEE Bipolar/BiCMOS Circuits Technol. Meeting, Oct. 2006.

- [7] S. T. Nicolson, K. H. K. Yau, P. Chevalier, A. Chantre, B. Sautreuil, K. A. Tang, and S. P. Voinigescu, "Design and scaling of W-band SiGe BiCMOS VCOs," *IEEE J. Solid-State Circuits*, vol. 42, no. 9, pp. 1821–1833, Sep. 2007.
- [8] J. R. Long, M. A. Copeland, P. Schvan, and R. A. Hadaway, "A low-voltage silicon bipolar RF front-end for PCN receiver applications," in *IEEE Int. Solid-State Circuits Conf. Dig.*, Feb. 1995, pp. 140–141.
- [9] U. R. Pfeiffer, S. K. Reynolds, and B. A. Floyd, "A 77 GHz SiGe power amplifier for potential applications in automotive radar systems," in *IEEE RF Integr. Circuits Conf. Dig.*, Jun. 2004, pp. 91–94.
- [10] E. Laskin, S. T. Nicolson, P. Chevalier, A. Chantre, B. Sautreuil, and S. P. Voinigescu, "Low-power, low-phase noise SiGe HBT static frequency divider topologies up to 100 GHz," in *IEEE Bipolar/BiCMOS Circuits Technol. Meeting*, Oct. 2006, pp. 235–238.
- [11] D. Lim, J.-O. Plouchart, C. Choongyeun, D. Kim, R. Trzcinski, and D. Boning, "Performance variability of a 90 GHz static CML frequency divider in 65 nm SOI CMOS," in *IEEE Int. Solid-State Circuits Conf. Dig.*, Feb. 2007, pp. 542–543, 621.
- [12] S. Trotta, H. Knapp, T. F. Meister, K. Aufinger, J. Bock, W. Simburger, and A. L. Scholtz, "110-GHz static frequency divider in SiGe bipolar technology," in *IEEE Int. Circuits Syst. Symp. Dig.*, Nov. 2005, pp. 291–294.
- [13] D. A. Hitko, T. Hussain, J. F. Jensen, Y. Royter, S. L. Morton, D. S. Matthews, R. D. Rajavel, I. Milosavljevlc, C. H. Fields, S. Thomas, III, A. Kurdoghlian, Z. Lao, K. Elliott, and M. Sokolich, "A low power (45 mW/latch) static 150 GHz CML divider," in *IEEE Int. Circuits Syst. Symp. Dig.*, Oct. 2004, pp. 167–170.
- [14] H. Knapp, M. Wurzer, T. F. Meister, K. Aufinger, J. Bock, S. Boguth, and H. Schafer, "86 GHz static and 110 GHz dynamic frequency dividers in SiGe bipolar technology," in *IEEE MTT-S Int. Microw. Symp. Dig.*, Jun. 2003, pp. 1067–1070.
- [15] S. Tsunashima, K. Murata, M. Ida, K. Kurishima, T. Kosugi, T. Enoki, and H. Sugahara, "A 150-GHz dynamic frequency divider using InP/InGaAs DHBTs," in *GaAs Int. Conf. Symp. Dig.*, Nov. 2003, pp. 284–287.
- [16] S. Trotta, H. Knapp, T. F. Meister, K. Aufinger, J. Bock, B. Dehlink, W. Simburger, and A. L. Scholtz, "A new regenerative divider by four up to 160 GHz in SiGe bipolar technology," in *IEEE MTT-S Int. Microw. Symp. Dig.*, Jun. 2006, pp. 1709–1712.
- [17] S. P. Voinigescu, R. Aroca, T. O. Dickson, S. T. Nicolson, T. Chalvatzis, P. Chevalier, P. Garcia, C. Garnier, and B. Sautreuil, "Towards a sub-2.5 V, 100-Gb/s serial transceiver," in *IEEE Custom Integr. Circuits Conf.*, San Jose, CA, Sep. 2007, pp. 471–478.
- [18] S. T. Nicolson, K. K. W. Tang, K. H. K. Yau, P. Chevalier, B. Sautreuil, and S. P. Voinigescu, "A 2.5 V 77 GHz automotive radar chipset," in *IEEE MTT-S Int. Microw. Symp. Dig.*, Honolulu, HI, Jun. 2007, pp. 487–490.
- [19] W. Mayer, M. Meilchen, W. Grabherr, P. Nuchter, and R. Guhl, "Eightchannel 77 GHz front-end module with high-performance synthesized signal generator for FM-CW sensor applications," *IEEE Trans. Microw. Theory Tech.*, vol. 52, no. 3, pp. 993–1000, Mar. 2004.
- [20] C. Wagner, A. Stelzer, and H. Jager, "PLL architecture for 77-GHz FMCW radar systems with highly-linear ultra-wideband frequency sweeps," in *IEEE MTT-S Int. Microw. Symp. Dig.*, Jun. 2006, pp. 399–402.
- [21] B. Dehlick, J.-D. Wohlmuth, K. Aufinger, F. Weiss, and A. L. Scholtz, "An 80 GHz SiGe quadrature receiver frontend," in *IEEE Int. Circuits Syst. Symp. Dig.*, Nov. 2006, pp. 197–200.
- [22] H. Knapp, B. Dehlink, H.-P. Forstner, E. Kolmhofer, K. Aufinger, J. Bock, and T. F. Meister, "SiGe circuits for automotive radar," in *IEEE Silicon Monolithic Integr. Circuits RF Syst.*, Jan. 2007, pp. 231–236.
- [23] B. Floyd, U. Pfeiffer, S. Reynolds, A. Valdes-Garcia, C. Haymes, Y. Katayama, D. Nakano, T. Beukema, B. Gaucher, and M. Soyuer, "Silicon millimeter-wave radio circuits at 60–100 GHz," in *IEEE Silicon Monolithic Integr. Circuits RF Syst.*, Jan. 2007, pp. 213–218.
- [24] K. W. Tang, M. Khanpour, P. Garcia, C. Garnier, and S. P. Voinigescu, "65-nm CMOS, W-band receivers for imaging applications," in *IEEE Custom Integr. Circuits Conf.*, Sep. 2007, pp. 749–752.
- [25] L. Wang, J. Borngraeber, and W. Winkler, "77 GHz automotive radar receiver front-end in SiGe: C BICMOS technology," in *Eur. Solid-State Circuits Conf.*, Sep. 2006, pp. 388–391.
  [26] J. Powell, H. Kim, and C. G. Sodini, "A 77-GHz receiver front end for
- [26] J. Powell, H. Kim, and C. G. Sodini, "A 77-GHz receiver front end for passive imaging," in *IEEE RFIC*, Jun. 2007, pp. 145–148.
- [27] M. Hartmann, C. Wagner, K. Seemann, J. Platz, H. Jager, and R. Weigel, "A low-power low-noise single-chip receiver front-end for automotive radar at 77 GHz in silicon-germanium bipolar technology," in *IEEE MTT-S Int. Microw. Symp. Dig.*, Jun. 2007, pp. 149–152.

- [28] S. T. Nicolson, P. Chevalier, A. Chantre, B. Sautreuil, and S. P. Voinigescu, "A 77–79 GHz Doppler radar transceiver in silicon," in *IEEE Int. Circuits Syst. Symp. Dig.*, Oct. 2007, pp. 252–255.
- [29] A. Babakhani, X. Guan, A. Komijani, A. Natarajan, and A. Hajimiri, "A 77-GHz phased-array transceiver with on-chip antennas in silicon: Receiver and antennas," *IEEE J. Solid-State Circuits*, vol. 41, no. 12, pp. 2795–2806, Dec. 2006.
- [30] E. Laskin, M. Khanpour, R. Aroca, K. W. Tang, P. Garcia, and S. P. Voinigescu, "A 95 GHz receiver with fundamental-frequency VCO and static frequency divider in 65 nm digital CMOS," in *IEEE Solid-State Circuits Conf. Dig.*, Feb. 2008, pp. 180–181.
- [31] E. Laskin, P. Chevalier, A. Chantre, B. Sautreuil, and S. P. Voinigescu, "80-GHz/160-GHz transceiver in SiGe HBT technology," in *IEEE RF Integr. Circuits Conf. Dig.*, Honolulu, HI, Jun. 2007, pp. 153–156.
- [32] J. J. Lynch, J. N. Schulman, and H. P. Moyer, "Low noise direct detection sensors for millimeter wave imaging," in *IEEE Int. Circuits Syst. Symp. Dig.*, Nov. 2006, pp. 215–218.
- [33] S. P. Voinigescu, S. T. Nicolson, M. Khanpour, K. K. W. Tang, K. H. K. Yau, N. Seyedfathi, A. Timonov, A. Nachman, G. Eleftheriades, P. Schvan, and M. T. Yang, "CMOS SOCs at 100 GHz: System architectures, device characterization, and IC design examples," in *IEEE Int. Circuits Syst. Symp. Dig.*, May 2007, pp. 1971–1974.
  [34] S. P. Voinigescu *et al.*, "A scalable high-frequency noise model for
- [34] S. P. Voinigescu *et al.*, "A scalable high-frequency noise model for bipolar transistors with application to optimal transistor sizing for lownoise amplifier design," *IEEE J. Solid-State Circuits*, vol. 32, no. 9, pp. 1430–1438, Sep. 1997.
- [35] S. T. Nicolson and S. P. Voinigescu, "Methodology for simultaneous noise and impedance matching in W-band LNAs," in *IEEE Int. Circuits Syst. Symp. Dig.*, San Antonio, TX, Nov. 2006, pp. 279–282.
- [36] T. S. D. Cheung and J. R. Long, "A 21–26-GHz SiGe bipolar power amplifier MMIC," *IEEE J. Solid-State Circuits*, vol. 40, no. 12, pp. 2583–2597, Dec. 2005.
- [37] S. T. Nicolson, E. Laskin, M. Khanpour, R. Aroca, A. Tomkins, K. H. K. Yau, P. Chevalier, P. Garcia, A. Chantre, B. Sautreuil, and S. P. Voinigescu, "Design and modeling considerations for fully-integrated silicon W-band transceivers," in *RF Integr. Technol. Workshop Dig.*, Singapore, Dec. 2007, pp. 141–149.
- [38] R. W. Erickson and D. Maksimovic, Fundamentals of Power Electronics, 2nd ed. Norwell, MA: Kluwer, 2003, pp. 502–505.
- [39] T. O. Dickson, M.-A. LaCroix, S. Boret, D. Gloria, R. Beerkens, and S. P. Voinigescu, "30–100 GHz inductors and transformers for millimeter-wave (Bi)CMOS integrated circuits," *IEEE Trans. Microw. Theory Tech.*, vol. 53, no. 1, pp. 123–133, Jan. 2005.
- [40] A. M. Mangan, S. P. Voinigescu, M. T. Yang, and M. Tazlauanu, "Deembedding transmission line measurements for accurate modelling of IC designs," *IEEE Trans. Electron. Devices*, vol. ED-53, no. 2, pp. 235–241, Feb. 2006.



Sean T. Nicolson (S'96) received the B.A.Sc. degree in electronics engineering from Simon Fraser University, Vancouver, BC, Canada, in 2001, the M.A.Sc. degree in electrical and computer engineering from the University of Toronto, Toronto, ON, Canada, in 2004, and is currently working toward the Ph.D. degree at the University of Toronto.

From 2001 to 2002, he developed low-power integrated circuits for implantable medical devices with NeuroStream Technologies. He has also held research internships with the IBM T. J. Watson

Research Center, Yorktown Heights, NY, and STMicroelectronics, Grenoble, France, where he designed silicon integrated circuits for applications over 100 GHz. His current research interests include *W*-band radar systems, SiGe HBT devices, and high-speed current mode logic.

Mr. Nicolson was a two-time recipient National Science and Engineering Research Council of Canada (NSERC) scholarships. He was the recipient of the Best Student Paper Award presented at the 2006 Bipolar/BiCMOS Circuits and Technology Meeting (BCTM).



Kenneth H. K. Yau (S'03) received the B.A.Sc degree in engineering physics from the University of British Columbia, Vancouver, BC, Canada, in 2003, the M.A.Sc degree in electrical engineering from the University of Toronto, Toronto, ON, Canada, in 2006, and is currently working toward the Ph.D. degree in electrical engineering at the University of Toronto.

He was an Intern with the Broadcom Corporation, Vancouver, BC, Canada, where he was involved with the development of embedded software for IP telephony. He was also involved with the development

of a nanoscale vibration control system for the quadrupole magnets of the Next Linear Collider. His current research interests are in the area of device modeling for advanced MOSFETs and SiGe HBTs and nanoscale device physics.

Mr. Yau was the recipient numerous scholarships, including an Undergraduate Research Award and a Post-Graduate Scholarship presented by the Natural Sciences and Engineering Council of Canada (NSERC). He was also the recipient of an achievement award presented by the Association of Professional Engineers and Geoscientists of British Columbia (APEGBC).



Sébastien Pruvost (M'05) was born in Roubaix, France, on 1979. He received the M.S. degree in electronics from the University of Science and Technologies, Lille, France, in 2001, and the Ph.D. degree from STMicroelectronics, Crolles, France (in collaboration with the Institute of Electronics, Microelectronics and Nanotechnology, Villeneuve d Ascq, France). His doctoral research focused on 40-GHz receivers, especially low-noise circuits. A

In October 2005, he joined the RF & Synthesis Group, STMicroelectronics, Crolles, France. His cur-

rent research interests are millimeter-wave circuit design for wireless communication using BiCMOS SiGe : C and advanced technologies.



Valérie Danelon was born in Athis-Mons, France, on July 7, 1972. She received the Doctorate degree in microelectronics from the Institut d'Électronique Fonda-mentale (IEF), University of Paris XI, Orsay, France, in 1999. Her doctoral research concerned the development of a specific low-temperature high-frequency noise measurement methodology.

In 1999, she joined STMicroelectronics, Crolles, France. After being involved in modeling and characterization of RF passive components in CMOS and BiCMOS, she was involved with RF circuit charac-

terization and test bench development. Her current interest is RF and analog design in CMOS advanced technologies.



**Pascal Chevalier** (M'06) was born in Saumur, France, in 1971. He received the Engineering degree in science of materials from the University School of Engineers of Lille (Polytech'Lille), Lille, France, in 1994, and the Ph.D. degree in electronics from the University of Lille, Lille, France, in 1998.

During his doctoral research, he worked in cooperation with Dassault Electronique (now Thales Aerospace) on the development of 100-nm AlInAs/GaInAs InP-based HEMT technologies. In 1999, he joined the Technology Research and De-

velopment Department, Alcatel Microelectronics (now AMI Semiconductor), Oudenaarde, Flanders, Belgium, as Device and Integration Engineer. He was Project Leader for the development of 0.35- $\mu$ m SiGe BiCMOS technologies, developed in cooperation with the Interuniversity MicroElectronics Center (IMEC), Leuven, Belgium. In 2002, he joined the Analog and RF Process Technology Development Group, STMicroelectronics, Crolles, France, where he is currently in charge of the development of advanced devices for RF and millimeter-wave applications. He has authored or coauthored over 50 technical papers. He holds several patents.

Dr. Chevalier is a member of the Process Technology Committee of the IEEE Bipolar/BiCMOS Circuits and Technology Meeting.



**Patrice Garcia** was born is Paris, France, in 1972. He received the M.S.E.E. and Ph.D. degrees in low-IF 900-MHz BiCMOS receivers for cellular communications from the National Polytechnic Institute of Grenoble, Grenoble, France, in collaboration with STMicroelectonics, Grenoble, France, in 1999.

He then joined the Central Research and Development Design Group, STMicroelectronics, Crolles, France, where he contributed to the development of global system for mobile communications

(GSM)/wideband code division multiple access (WCDMA) RF integrated circuit (RFIC) front-ends as a Research Engineer. Since 2005, he has been with the Advanced Analog/RF Energy Management and Passives Group, STMicroelectronics, where is lead the RF and Synthesis Team on RF and millimeter-wave design activities on advanced CMOS/BiCMOS processes.



Alain Chantre (M'91–SM'97) was born in Reims, France, in 1953. He received the Engineering degree in physics from the Institut National des Sciences Appliquées de Lyon, Lyon, France, in 1976, and the Ph.D. degree from the Université Scientifique et Médicale de Grenoble, Grenoble, France, in 1979. His doctoral research concerned deep-level optical spectroscopy (DLOS) in GaAs.

In 1979, he joined the Centre National d'Etudes des Télécommunications (CNET), Grenoble, France. From 1979 to 1985, he was with the CNET Grenoble

Laboratory. From 1985 to 1986, he was with AT&T Bell Laboratories, Murray Hill, NJ, where he was involved with deep-level defects in silicon. From 1986 to 1992, he was in charge of a group involved with the characterization of advanced silicon processes and devices. From 1993 to 1999, he has been working within the Grenoble Silicium Submicronique (GRESSI) Consortium between France Telecom CNET and Commissariat à l'Énergie Atomique (CEA)–LETI, as head of a group involved in the development of advanced bipolar devices for submicrometer BiCMOS technologies. In 2000, he joined STMicroelectronics, Crolles, France, where he currently manages the development of advanced SiGe bipolar devices and technology for RF and optical communications applications. He has authored or coauthored over 130 technical papers related to his research. He holds 20 patents.



**Bernard Sautreuil** was born in La Rochelle, France, in 1954. He received the Engineer degree in material physics and the Ph.D. degree from Institut National des Sciences Appliquées (INSA) Lyon, Lyon, France, in 1979 and 1982, respectively. His doctoral research concerned Ge solar cells for multicolor systems.

In 1985, he joined Thomson Semiconductor (which, in 1987, became STMicroelectronics), St. Egreve, France, where he acted successively as a Process, Maintenance, and Device Engineer. In 1991, he joined the Metallization Process Group,

STMicroelectronics, Crolles, France, and then joined the Metal-Implant Management and the Photo and Atch Group, including research and development. In 1999, he joined the Research and Develop Analog and RF Technology Group as Assistant Manager for BiCMOS technology and passive components development. Since 2004, he has been an interface for STMicroelectronics BiCMOS RF and mixed-signal customers.



**Sorin P. Voinigescu** received the M.Sc. degree in electronics from the Polytechnic Institute of Bucharest, Bucharest, Romania, in 1984, and the Ph.D. degree in electrical and computer engineering from the University of Toronto, Toronto, ON, Canada, in 1994.

From 1984 to 1991, he was involved with research and development and academia in Bucharest, Romania, where he designed and lectured on microwave semiconductor devices and integrated circuits. From 1994 to 2002, he was with Nortel Networks, Ottawa, ON, Canada, and Quake Technologies, Ottawa, ON, Canada, where he was responsible for projects in high-frequency characterization and statistical scalable compact model development for Si, SiGe, and III–V devices. He later conducted research on wireless and optical fiber building blocks and transceivers in these technologies. In 2002, he joined the University of Toronto, where he is currently a Full Professor. He has authored or coauthored over 100 refereed and invited technical papers spanning the simulation, modeling, design, and fabrication of high-frequency semiconductor devices and circuits. His research and teaching interests focus on nanoscale semiconductor devices and their application in integrated circuits at frequencies beyond 200 GHz.

Dr. Voinigescu was the recipient of the 1996 Nortel President Award for Innovation. He was a corecipient of the 2001 Best Paper Award of the IEEE CICC and at the 2005 IEEE Compound Semiconductor Integrated Circuit Symposium (CSICS). He was also the recipient of the 2008 Beatrice Winner Award of the IEEE International Solid-State Circuits Conference (ISSCC). His students have been recipients of Best Student Paper Awards of the 2004 IEEE Very Large Scale Integration (VLSI) Circuits Symposium, the 2006 SiRF Meeting, the 2006 RFIC Symposium, and the 2006 BCTM. He is a member of the Technical Program Committee (TPC) of the IEEE CSICS and BCTM.