# Cryogenic Characterization of 22-nm FDSOI CMOS Technology for Quantum Computing ICs

S. Bonen<sup>®</sup>, U. Alakusu, Y. Duan, M. J. Gong, M. S. Dadash<sup>®</sup>, L. Lucci, D. R. Daughton<sup>®</sup>, G. C. Adam, S. Iordănescu<sup>®</sup>, M. Păşteanu, I. Giangu<sup>®</sup>, H. Jia, L. E. Gutierrez, W. T. Chen<sup>®</sup>, N. Messaoudi, D. Harame, A. Müller<sup>®</sup>, R. R. Mansour, P. Asbeck, and S. P. Voinigescu<sup>®</sup>

Abstract—An approach is proposed to realize largescale, "high-temperature" and high-fidelity quantum computing integrated circuits based on single- and multiplecoupled quantum-dot electron- and hole-spin gubits monolithically integrated with the mm-wave spin manipulation and readout circuitry in a commercial CMOS technology. Measurements of minimum-size 6 nm x 20 nm x 80 nm Si-channel n-MOSFETs (electron-spin gubit), SiGe-channel p-MOSFETs (hole-spin qubit), and double quantum-dot complementary qubits reveal strong quantum effects in the subthreshold region at 2 K, characteristic of resonant tunneling in a quantum dot. S-parameter measurements of a transimpedance amplifier (TIA) for spin readout show an improved performance from 300 K to 2 K. Finally, the qubit-with-TIA circuit has 50- $\Omega$  output impedance and 78-dB $\Omega$  transimpedance gain with a unity-gain bandwidth of 70 GHz and consumes 3.1 mW.

*Index Terms*— cryogenics, millimeter waves, quantum computing, semiconductor quantum dots, silicon germanium, silicon-on-insulator.

#### I. INTRODUCTION

S ILICON-BASED electron-spin [1]–[3] and hole-spin [4], [5] coupled quantum-dot (QD) qubits [6] have

Manuscript received October 18, 2018; revised November 5, 2018; accepted November 6, 2018. Date of publication November 9, 2018; date of current version January 9, 2019. This work was supported by the NSERC Discovery Grant under Grant 453937. The review of this letter was arranged by Editor E. A. Gutiérrez-D. (*Corresponding author: S. Bonen.*)

S. Bonen, U. Alakusu, Y. Duan, M. J. Gong, M. S. Dadash, and S. P. Voinigescu are with the Edward S. Rogers Department of Electrical and Computer Engineering, University of Toronto, Toronto, ON M5S 3G4, Canada (e-mail: shai.bonen@mail.utoronto.ca).

L. Lucci is with GlobalFoundries Fab1 LLC & Co. KG, 01109 Dresden, Germany, and also with CEA Leti, MINATEC Campus 17, 38054 Grenoble, France.

D. R. Daughton is with Lake Shore Cryotronics, Inc., Westerville, OH 43082-8888 USA.

G. C. Adam was with IMT Bucharest, 077190 Bucharest, Romania. She is now with the Department of Electrical and Computer Engineering, George Washington University, Washington, DC 20052 USA.

S. lordănescu, M. Păşteanu, I. Giangu, and A. Müller are with IMT Bucharest, 077190 Bucharest, Romania.

H. Jia, L. E. Gutierrez, W. T. Chen, and R. R. Mansour are with the Department of Electrical and Computer Engineering, University of Waterloo, Waterloo, ON N2L 3G1, Canada.

N. Messaoudi is with Keysight Technologies, Mississauga, ON L5N 2M2, Canada.

D. Harame is with GlobalFoundries Fab1 LLC & Co. KG, 01109 Dresden, Germany.

P. Asbeck is with the Department of Electrical and Computer Engineering, University of California at San Diego, La Jolla, CA 92093 USA.

Color versions of one or more of the figures in this letter are available online at http://ieeexplore.ieee.org.

Digital Object Identifier 10.1109/LED.2018.2880303

attracted a lot of interest recently due to their potential for integration in commercial CMOS technology. However, to date, because of the low confinement and coupling energies (e.g.  $\Delta E$ , in the tens of  $\mu eV$  range, comparable to the thermal noise level,  $k_BT$ , at 100 mK) their operation has been restricted to temperatures below 100 mK. Moreover, since cryogenic systems cannot remove more than a few mW of thermal power at 100 mK, and the experimental laboratory technologies in which these qubits have been realized do not allow for fabrication of spin manipulation and readout circuitry, the latter reside on a separate chip, at 4 K or higher temperature [7]. The lack of monolithic integration further degrades readout fidelity and computing speed because the atto-Farad capacitance, highimpedance qubit needs to drive  $50\Omega$  and 100x larger capacitance interconnect off-chip. A qubit with higher confinement and coupling energies, with spin resonance in the upper mmwave region, will allow for higher temperature operation, alleviating these problems and enabling large-scale monolithic quantum computing processors. For example, a qubit operating at 4 K would require mode splitting energies of 0.25 meV which corresponds to a spin resonance frequency of 60 GHz. The goal of this paper is to study the feasibility of hightemperature (high-T) Si and SiGe electron/hole-spin qubits and qubit integrated circuits (ICs) in commercial 22nm FDSOI CMOS technology [8] and to explore their scalability through simulation to 2nm dimensions, when the coupling energy,  $\Delta E$ , becomes comparable to thermal noise at 77-300 K. For the first time we report (i) integration of qubits and electronics on the same die, (ii) strained SiGe hole-spin and strained Si electron-spin FDSOI qubits on the same die, and (iii) propose a monolithic processor architecture which allows for short, 10-20ps spin control pulses and high Rabi frequencies,  $f_{\text{Rabi}}$ , to compensate for short spin phase coherence lifetime. We also demonstrate that, at 2 K, MOSFETs and cascodes can be operated as QDs in the subthreshold region while behaving as classical MOSFETs and cascodes in the saturation region, suitable for qubits and mm-wave mixed-signal processing circuits, respectively.

### II. FDSOI N- AND P-TYPE QUBITS

As sketched in Fig. 1(a), the qubits are realized using series-stacked Si n-MOSFET and SiGe p-MOSFET minimum size cascodes with multiple gates. QDs are formed in the thin ( $\sim$ 6 nm) undoped semiconductor film below each top gate, while the tunneling barrier (and, therefore, electron or hole entanglement and exchange interaction between QDs) is controlled by the back gate formed in the Si substrate below the 20nm buried oxide (BOX) [8] or by top gates.

0741-3106 © 2018 IEEE. Translations and content mining are permitted for academic research only. Personal use is also permitted,

but republication/redistribution requires IEEE permission. See http://www.ieee.org/publications\_standards/publications/rights/index.html for more information.



Fig. 1. n-MOSFET cascode as two coupled quantum dot qubits (a) vertical cross-section (b) 20nm×80nm double-QD qubit top-view layout.



Fig. 2. Simulated n-MOSFET conduction band profile (a) along the z-direction (eigen-energy levels also shown) and (b) along the x-direction (for  $V_{GS} = 0$  to 0.8V and backgate voltage  $V_{BG} = 0$ V).

The physical gate length and width are L = 20 nm and  $W_f = 80$  nm, respectively, while the gate pitch is approximately 100 nm. A top-level layout view of the fabricated n-qubit is provided in Fig. 1(b), where the two active gates and the three dummy gates on each side of the qubit are drawn in red. A blocking mask (in blue) is placed between the two gates of the coupled double-QD qubit to prevent ion implantation and contact formation in the undoped channel. Fig. 2(a) shows the TCAD-simulated conduction band profiles and energy levels along the z-direction, perpendicular to the gate-channel interface.

The simulated conduction band profile at 77 K along the n-MOSFET channel (x-direction) is reproduced in Fig. 2(b) for various V<sub>GS</sub> values and V<sub>DS</sub> of 1 mV. It appears that the gatesource and gate-drain spacers are sufficient to form 10meV parabolic potential barriers which confine the carriers between source and drain in the x-direction. Confinement along the yand z-directions is provided by the gate oxide, BOX, and STI, which act as infinite potential barriers. Fig. 3(a) shows the conduction band and Fermi-level profiles in the double-QD qubit at 300 K, illustrating how the height of the potential barrier between the two QDs could be controlled by a n-well placed selectively only below the barrier region. Simulations of coupled QD scaling in future technology nodes are reproduced in Fig. 3(b) indicating that  $\Delta E > 30$  meV will be possible at 2nm minimum feature size. This suggests that room-temperature operation may become feasible in the next 15 years.

## **III. CRYOGENIC MEASUREMENTS**

Transistors, qubits, TIAs, and qubit-with-TIA circuits were fabricated in a production 22nm FDSOI technology [8]. On-die dc and S-parameter measurements were carried out at 300 K and at 2 K with a Lake Shore CPX VLT system. As can be observed in Fig. 4, interesting features appear in the transfer characteristics of single-finger minimum-size 20nmx80nm MOSFETs at 2 K, which are not present at 300 K [8]. Current oscillations with large peak-to-trough ratios appear



Fig. 3. Coupled-QD simulations of (a) conduction band profile along the channel illustrating barrier height control from a back-gate placed only below the spacer between the two top gates and (b) the coupling energy as a function of double-QD well and barrier width.



Fig. 4. Measured MOSFET transfer characteristics vs. back-gate voltage and  $V_{DS}$  at 2 K for (a) n-MOSFET and (b) p-MOSFET.

at  $V_{DS}$  < 50 mV in both n- and p-MOSFETs. The oscillatory behavior is the signature of electron/hole resonant tunneling through the discrete energy levels of the QD. The separation between adjacent peaks,  $\Delta V_{GS}$ , depends on the energy level separation in the channel QD and is inversely proportional to the effective mass and the capacitance between the top gate and the charge centroid in the channel,  $C_{gs}+C_{gd}$ . The latter can be tuned from the back gate [9], increasing  $\Delta V_{GS}$  from 13 mV to 28 mV for the n-MOSFET, and from 42 mV to 55 mV for the p-MOSFET, as the charge moves away from the top gateoxide interface. The larger  $\Delta V_{GS}$  of the p-MOSFET is due to the smaller hole effective mass and the additional heterojunction barriers in the valence band along the x-direction which are caused by the larger Ge mole fraction in the source/drain regions compared to the 25% Ge in the channel [10]. A larger  $\Delta V_{GS}$  is desirable to achieve better noise immunity and larger  $f_{\text{Rabi}}$  when applying the spin control mm-wave signal on the qubit gate. It improves qubit fidelity at higher temperatures and allows for faster quantum processors. Fig. 5 compares the measured and simulated  $I_{DS}$  vs.  $V_{GS}$  characteristics of the n- and p-MOSFET QDs assuming ballistic transport and the NEGF formulation [11]. The best fit conduction and valence band profiles are shown in the insets with 20nm thick, 6meV and 40meV barriers, respectively. The effective masses were chosen for best fit but are approximately equal to the  $0.19m_0$ transverse electron mass in Si and within the  $0.043m_0$  to 0.15m<sub>0</sub> light-hole mass range in SiGe at 4.2 K [12]. The measured transfer characteristics (with  $V_{G1}=V_{G2}$ ) of the n- and p- coupled double-QD devices are reproduced in Fig. 6, demonstrating tunneling through three barriers and two wells where the p-type device again shows stronger peaks. The  $V_{G1}=V_{G2}$  location of the tunneling peaks in the electron and hole-spin double-QD devices remains practically constant for  $|V_{DS}| < 5$  mV. This  $V_{DS}$  range is large enough for high-fidelity spin-readout circuit design and operation.



Fig. 5. 1×20nm×80nm measured vs simulated transfer characteristics at 2 K for assumed conduction/valence band profile and effective mass shown in the inset for the (a) n-MOSFET and (b) p-MOSFET.



Fig. 6. Measured double-QD transfer characteristics vs.  $V_{DS}$  at  $V_{BG}=\pm0.5$  V and 2 K for (a) n- double-QD and (b) p- double-QD.

#### IV. FIRST MONOLITHIC QUBIT ICS

A possible implementation of a low power (< 1 W) monolithic quantum processor with over 100 qubits and operation at 2 K or above is sketched in Fig. 7. The electron and/or hole spins are manipulated according to a well-established electricfield spin-resonance scheme [13], [14], in dc magnetic fields of 2-6 T, using pulsed and FMCW (for spin-initialization) mmwave signals in the 60-160 GHz range, applied to the QD gates. Short  $\pi/2$  pulses on the order of 20 ps and Rabi frequencies (linearly dependent on the amplitude of the mm-wave signal applied on the qubit gate), as high as 12.5 GHz could be accommodated. Readout is based on the spin-filter (blockade) concept and spin-to-charge conversion, followed by transimpedance amplification. All the circuit building blocks, including a dc-110 GHz amplifier with 100 mW power consumption, suitable for distributing the mm-wave spin manipulation signals to over 100 qubits, have been designed and fabricated in the same 22nm FDSOI technology [9], [15]. The main challenge, addressed in this paper, is the design of the readout TIA, whose schematic is shown in Fig. 8, with sufficient gain, bandwidth, and  $50\Omega$  output impedance, such that it does not overload the ~60aF output capacitance of the double-QD qubit. Ideally, the  $\sim$ 1nA tunneling peaks in Figs. 4-6 require at least 140 dB $\Omega$  of transimpedance gain for the readout TIA output to reach 10 mV of amplitude in a 50 $\Omega$  load. Part of this gain needs to be implemented off chip to avoid oscillation. The monolithic qubit with TIA in Fig. 8 was optimized for  $80dB\Omega$ gain at 2 K, as shown in the measurements of Fig. 9(a). These results and cryogenic measurements of transistors, polysilicon resistors, and MOM capacitors demonstrate that all the components of the production 22nm FDSOI technology operate with even better performance at 2 K than at 300 K, and that monolithic integration of quantum dot qubits and readout circuitry is possible at 2 K. It can be seen in Fig. 9 that the S<sub>22</sub> of the TIA and qubit-with-TIA remains better than -10 dB up to 70 GHz both at 300 K and 2 K.



Fig. 7. Proposed monolithic quantum processor.



Fig. 8. Schematics of the electron-spin qubit with TIA circuit.



Fig. 9. Measured RF performance for (a) TIA at 300 K and 2 K and (b) n-qubit with TIA readout at 300 K.

### V. CONCLUSION

This paper demonstrates that monolithic integration of qubits and high-fidelity readout circuitry is possible at 2 K in production 22nm FDSOI CMOS technology. Higher temperature operation will be possible if the transistor minimum feature size continues to be scaled. The p-type SiGe quantum dot qubits exhibit a  $\Delta V_{GS}$  of 55 mV, twice larger than that of the n-type Si qubits, indicating higher energy level separation. A large  $\Delta V_{GS}$  simplifies spin control electronics and is desirable for high-fidelity, high- $f_{Rabi}$  quantum processors suitable for higher temperature operation.

#### ACKNOWLEDGMENT

The authors would like to thank GlobalFoundries for chip donation and fabrication, Lake Shore Cryotronics and Keysight for testing support, and CMC and Jaro Pristupa for CAD tools and CAD support.

#### REFERENCES

- L. Vandersypen and A. van Leeuwenhoek, "1.4 Quantum computing— The next challenge in circuit and system design," in *IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers*, San Francisco, CA, USA, Feb. 2017, pp. 24–29, doi: 10.1109/ISSCC.2017.7870244.
- [2] S. Oda, G. Yamahata, K. Horibe, and T. Kodera, "Coupled quantum dots on SOI as highly integrated Si qubits," in *IEDM Tech. Dig.*, San Francisco, CA, USA, Dec. 2016, pp. 13.3.1–13.3.4, doi: 10.1109/IEDM.2016.7838408.

- [3] J. S. Clarke, N. Thomas, J. Roberts, R. Pilliarisetty, Z. Yoscovits, R. Caudillo, H. George, K. J. Singh, D. Michalak, P. Amin, A. Mei, A. Bruno, S. Poletto, J. Boter, G. Droulers, N. Kalhor, N. Samkharadze, J. P. Dehollain, L. Yeoh, A. Sammak, G. Scappucci, M. Veldhorst, L. DiCarlo, and L. M. K. Vandersypen, "Quantum computing within the framework of advanced semiconductor manufacturing," in *IEDM Tech. Dig.*, San Francisco, CA, USA, Dec. 2016, pp. 13.1.1–13.1.3, doi: 10.1109/IEDM.2016.7838406.
- [4] L. Hutin, R. Maurand, D. Kotekar-Patil, A. Corna, H. Bohuslavskyi, X. Jehl, S. Barraud, S. De Franceschi, M. Sanquer, and M. Vinet, "Si CMOS platform for quantum information processing," in *Proc. IEEE Symp. VLSI Technol.*, Honolulu, HI, USA, Jun. 2016, pp. 1–2, doi: 10.1109/VLSIT.2016.7573380.
- [5] S. De Franceschi, L. Hutin, R. Maurand, L. Bourdet, H. Bohuslavskyi, A. Corna, D. Kotekar-Patil, S. Barraud, X. Jehl, Y.-M. Niquet, M. Sanquer, and M. Vinet, "SOI technology for quantum information processing," in *IEDM Tech. Dig.*, San Francisco, CA, USA, Dec. 2016, pp. 13.4.1–13.4.4, doi: 10.1109/IEDM.2016.7838409.
- [6] G. Burkard, D. Loss, and D. P. DiVincenzo, "Coupled quantum dots as quantum gates," *Phys. Rev. B, Condens. Matter*, vol. 59, no. 3, pp. 2070–2078, Jan. 1999, doi: 10.1103/PhysRevB.59.2070.
- [7] E. Charbon, F. Sebastiano, A. Vladimirescu, H. Homulle, S. Visser, L. Song, and R. M. Incandela, "Cryo-CMOS for quantum computing," in *IEDM Tech. Dig.*, San Francisco, CA, USA, Dec. 2016, pp. 13.5.1–13.5.4, doi: 10.1109/IEDM.2016.7838410.
- [8] R. Carter, J. Mazurier, L. Pirro, J-U. Sachse, P. Baars, J. Faul, C. Grass, G. Grasshoff, P. Javorka, T. Kammler, A. Preusse, S. Nielsen, T. Heller, J. Schmidt, H. Niebojewski, P-Y. Chou, E. Smith, E. Erben, C. Metze, C. Bao, Y. Andee, I. Aydin, S. Morvan, J. Bernard, E. Bourjot, T. Feudel, D. Harame, R. Nelluri, H. -J. Thees, L. M-Meskamp, J. Kluth, R. Mulfinger, M. Rashed, R. Taylor, C. Weintraub, J. Hoentschel, M. Vinet,J. Schaeffer, and B. Rice, "22nm FDSOI technology for emerging mobile, Internet-of-Things, and RF applications," in *IEDM Tech. Dig.*, San Francisco, CA, USA, Dec. 2016, pp. 2.2.1–2.2.4, doi: 10.1109/IEDM.2016.7838029.

- [9] M. S. Dadash, S. Bonen, U. Alakusu, D. Harame, and S. P. Voinigescu, "DC-170 GHz characterization of 22 nm FDSOI technology for radar sensor applications," in *Proc. IEEE Eur. Microw. Integr. Circuits Conf.*, Madrid, Spain, Sep. 2018.
- [10] K. Cheng, A. Khakifirooz, N. Loubet, S. Luning, T. Nagumo, M. Vinet, Q. Liu, A. Reznicek, T. Adam, S. Naczas, P. Hashemi, J. Kuss, J. Li, H. He, L. Edge, J. Gimbert, P. Khare, Y. Zhu, Z. Zhu, A. Madan, N. Klymko, S. Holmes, T. M. Levin, A. Hubbard, R. Johnson, M. Terrizzi, S. Teehan, A. Upham, G. Pfeiffer, T. Wu, A. Inada, F. Allibert, B.-Y. Nguyen, L. Grenouillet, Y. Le Tiec, R. Wacquez, W. Kleemeier, R. Sampson, R. H. Dennard, T. H. Ning, M. Khare, G. Shahidi, and B. Doris, "High performance extremely thin SOI (ETSOI) hybrid CMOS with Si channel NFET and strained SiGe channel PFET," in *IEDM Tech. Dig.*, San Francisco, CA, USA, Dec. 2012, pp. 18.1.1–18.1.4, doi: 10.1109/IEDM.2012.6479063.
- [11] M. P. Anantram, M. S. Lundstrom, and D. E. Nikonov. (Oct. 2016). "Modeling of nanoscale devices." [Online]. Available: https://arxiv.org/abs/cond-mat/0610247
- [12] F. Schaffler, Properties of Advanced Semiconductor Materials GaN, AlN, InN, BN, SiC, SiGe, M. E. Levinshtein, S. L. Rumyantsev, and M. S. Shur, Eds. New York, NY, USA: Wiley, 2001, pp. 149–188.
- [13] K. C. Nowack, F. H. L. Koppens, Y. V. Nazarov, and L. M. K. Vandersypen, "Coherent control of a single electron spin with electric fields," *Science*, vol. 318, no. 5855, pp. 1430–1433, 2007, doi: 10.1126/science.1148092.
- [14] J. P. G. van Dijk, E. Kawakami, R. N. Schouten, M. Veldhorst, L. M. K. Vandersypen, M. Babaie, E. Charbon, and F. Sebastiano. (Mar. 2018). "The impact of classical control electronics on qubit fidelity." [Online]. Available: https://arxiv.org/abs/1803.06176
- [15] A. Zandieh, N. Weiss, T.-L. Nguyen, D. Harame, and S. P. Voinigescu, "128-GS/s ADC front-end with over 60-GHz input bandwidth in 22-nm Si/SiGe FDSOI CMOS," in *IEEE Bipolar, BiCMOS Compound Semicond. IC Technol. Symp., Dig.*, San Diego, CA, USA, Oct. 2018.