# Calibrations for Millimeter-Wave Silicon Transistor Characterization

Dylan F. Williams, *Fellow, IEEE*, Phillip Corson, *Member, IEEE*, Jahnavi Sharma, *Student Member, IEEE*, Harish Krishnaswamy, *Member, IEEE*, Wei Tai, *Member, IEEE*, Zacharias George, David S. Ricketts, *Member, IEEE*, Paul M. Watson, *Member, IEEE*, Eric Dacquay, *Member, IEEE*, and Sorin P. Voinigescu, *Senior Member, IEEE* 

Abstract—This paper compares on-wafer thru-reflect-line (TRL) and off-wafer short-open-load-thru (SOLT) and line-reflect-reflect-match (LRRM) vector-network-analyzer probe-tip calibrations for amplifier characterization and parasitic-extraction calibrations for transistor characterization on silicon integrated circuits at millimeter-wave frequencies. We show that on-wafer calibrations generally outperform off-wafer and LRRM probe-tip calibrations at millimeter-wave frequencies. However, certain parasitic-extraction algorithms designed specifically to remove contact pads, transmission-lines, and access vias correct for much of the error in off-wafer calibrations.

*Index Terms*—Calibration, measurement, millimeter wave, scattering parameters, silicon, transistor, vector network analyzer (VNA).

## I. INTRODUCTION

**S** CATTERING-PARAMETER measurements of transistors fabricated on silicon die are usually calibrated with commercially available impedance-standard substrates. However, as these commercial calibration solutions measure scattering parameters "at the probe tips," and not at the transistor terminals, they are often augmented with additional measurements to try to remove the electrical parasitics associated with the probe pads and move the calibration reference plane closer to the transistor terminals. Assessing the accuracy of these approaches for augmenting commercial calibrations is one of the greatest measure-

D. S. Ricketts is with the Electrical and Computer Engineering Department, North Carolina State University, Raleigh, NC 27606 USA

P. M. Watson is with the Air Force Research Laboratory, Wright Patterson Air Force Base, OH 45433-7132 USA.

E. Dacquay and S. P. Voinigescu are with the Electrical and Computer Engineering Department, University of Toronto, Toronto, ON, Canada M5S 3G4.

Color versions of one or more of the figures in this paper are available online at http://ieeexplore.ieee.org.

Digital Object Identifier 10.1109/TMTT.2014.2300839

ment challenges of the high-frequency silicon community, and is the subject of this paper.

The vector-network-analyzer (VNA) calibrations used to characterize silicon transistors are usually performed in two steps [1]. These steps are often referred to as "tiers" of the calibration.

The first-tier calibration is usually an off-wafer probe-tip calibration. That is, it is performed on a commercial impedance-standard substrate using lumped-element standards and short-open-load-thru (SOLT) [2], line-reflect-match (LRM) [3], or line-reflect-reflect-match (LRRM) [4] calibration algorithms. These commercial calibration artifacts are usually fabricated by plating gold contacts and conductors on an alumina substrate, which ensures robust calibration standards and good contact repeatability.

This first-tier off-wafer calibration moves the calibration reference plane to the probe tips, and is often used to calibrate measurements of microwave amplifiers and other complex microwave circuits. As there is no single well-defined reference plane at this point, the probe-tip calibration is somewhat approximate.

Nevertheless, these probe-tip calibrations are more widely used in the industry than any other calibration type, and we study them for this reason. This is in part because probe manufacturers sell a variety of impedance-standard substrates and provide easy-to-use software packages to simplify the implementation of the calibrations. Users of commercial probe-tip calibrations do not have to fabricate or characterize the calibration standards themselves and can take advantage of calibration software that automates the calibration procedure.

For transistor characterization, the first-tier probe-tip calibration is often augmented by a second-tier calibration intended to extract the parasitics associated with the transistor-access vias and other access structures from the transistor measurements [1], [5]–[8]. These two-tier parasitic-extraction calibrations are intended to move the calibration reference plane from the probe tips to the transistor terminals, and yield measurements of the intrinsic elements of the transistor [1], [9]–[11]. These parasitic-extraction calibrations must subtract out the electrical parasitics associated with contact pads, transmission lines in the interconnect stack separating the contact pads from the transistors, and access vias connecting those transmission lines to transistors fabricated in the silicon substrate.

Manuscript received August 15, 2013; revised December 19, 2013 and December 24, 2013; accepted January 01, 2014. Date of publication January 29, 2014; date of current version March 03, 2014. This work was supported by the Defense Advanced Research Projects Agency (DARPA) under the ELASTx Program.

D. F. Williams is with the National Institute of Standards and Technology, Boulder, CO 80305 USA (e-mail: dylan@boulder.nist.gov).

P. Corson is with the IBM Semiconductor Research and Development Center, Essex Junction, VT 05452 USA.

J. Sharma and H. Krishnaswamy are with the Department of Electrical Engineering, Columbia University, New York, NY 10027 USA.

W. Tai and Z. George are with the Electrical and Computer Engineering Department, Carnegie Mellon University, Pittsburgh, PA 15213-3890 USA.

Unlike probe-tip calibrations, first-tier on-wafer TRL calibrations lump the parasitics associated with contact pads and transmission lines in the interconnect stack into the error model for the VNA and probes, and place the calibration reference plane in a transmission line next to the transistor. On-wafer TRL calibrations have very few systematic errors [12]–[14], simplifying error analyses and making the thru-reflect-line (TRL) the calibration of choice for metrological applications.

Recently [15] demonstrated that on-wafer TRL calibrations appeared to perform well in small transmission lines built in an IBM 65-nm technology. Previous comparisons have shown that SOLT calibrations performed on an impedance-standard substrate do not perform as well as on-wafer TRL calibrations [9], [10]. This is because the TRL calibrations are designed to directly measure the scattering parameters in transmission lines fabricated on the wafer at a well-defined single-mode reference plane near the device-under-test.

However, one of the problems with on-wafer TRL calibrations on silicon is the difficulty of obtaining good contact repeatability to aluminum contact pads. In [16], we developed a gold-plating process that improves the quality of contact repeatability on aluminum contact pads to a level comparable to that obtained on commercial impedance-standard substrates. This has, in turn, greatly improved the quality of our on-wafer TRL calibrations in silicon interconnect stacks, effectively solving this problem and making TRL a viable choice for transistor characterization on silicon [16].

The more commonly used probe-tip calibrations, on the other hand, are easy to perform and do not require that custom calibration artifacts be fabricated in the silicon interconnect stack. Furthermore, engineers usually expect that the second-tier parasitic-extraction calibrations typically employed on silicon will repair errors in the first-tier calibration as the calibration reference plane is moved down to the transistor terminals. The ability of a second-tier parasitic-extraction calibration to repair errors in a first-tier off-wafer calibration was observed in experiments reported in [1] and [17], but the study was limited and no conclusions were drawn as to the approach with the greatest accuracy.

In this paper, we compare an on-wafer millimeter-wave TRL VNA calibration kit [16] fabricated in the IBM 45-nm complementary metal–oxide-semiconductor (CMOS) silicon-on-insulator SOI12S0 integrated-circuit process to commercial offwafer SOLT and LRRM probe-tip calibrations performed on an impedance-standard substrate.<sup>1</sup> We also examine the performance of these calibrations after they are augmented by openshort, pad-short-open, and pad-line-short-open parasitic-extraction calibrations used for extracting intrinsic transistor models. This provides a firm basis for further investigating the hypothesis that second-tier parasitic-extraction calibrations on silicon repair errors in first-tier probe-tip calibrations advanced in [1], [2], and [17].

However, rather than simply showing good agreement between on-wafer and probe-tip calibrations, we try to determine which approaches are most accurate. We begin with a comparison of different first-tier calibrations to each other for purposes of amplifier characterization, as has been done in [18]–[22]. We then follow up with comparisons of combinations of first-tier and second-tier parasitic-extraction calibrations to better understand the hypothesis that these second-tier calibrations are able to repair errors in first-tier calibrations. Finally, we show that first-tier on-wafer TRL calibrations generally outperform first-tier probe-tip calibrations, even when these calibrations are augmented with second-tier parasitic-extraction calibrations designed to bring the calibration reference plane down to the transistor terminals. We also identify a second-tier calibration developed by Mangan *et al.* [23] that seems to be able to repair much, although not all, of the error in a first-tier SOLT calibration.

The conclusions regarding the improved accuracy of first-tier on-wafer TRL calibrations are important because they establish a baseline calibration with few systematic errors to which other calibrations can be compared by use of methods such as the calibration-comparison method [18]. This should facilitate the development of more accurate probe-tip and more compact on-wafer calibrations in the future by providing a well-understood calibration with which they can be verified (e.g., [3], [22], and [24]–[28]).

# II. FIRST-TIER TRL AND SOLT CALIBRATIONS

Fig. 1(a) shows a photograph of the transistor test structure. The transistor was separated from the contact pads by 150- $\mu$ m-long microstrip access lines to limit coupling between the probes. Fig. 1(b) shows a sketch of the cross section of the microstrip transmission lines.

# A. On-Wafer TRL Calibration

The on-wafer TRL calibration kit, which was studied in detail in [16], consisted of a 300- $\mu$ m-long thru line, a pair of symmetric shorts (reflects) offset by 150  $\mu$ m from the contact pads, and four transmission lines with an additional length of 200, 300, 800, and 2000  $\mu$ m. This design sets the nominal reference plane of the TRL calibration 150  $\mu$ m from the contact pads in the center of the thru line. This position corresponds to the input at the left of the transistor shown in the figure. To minimize calibration and measurement errors, the contact pads and access lines are of the same design as the TRL calibration artifacts structures and the transistor test structures. See [16] for additional information on this calibration kit.

We fabricated the access lines and transmission lines used in the TRL calibration kit in the interconnect stack of the IBM 45-nm CMOS silicon-on-insulator SOI12S0 integrated-circuit process (see Fig. 1). That technology supports three thick metal and dielectric layers at the top of the interconnect stack. The transmission-line center conductor is fabricated in the topmost LB layer, and we were able to completely suppress metal fill in the two UA and UB layers below this topmost LB layer over a 24- $\mu$ m width while adhering to IBM design rules. The center conductor is 6- $\mu$ m wide and supported by approximately 6.275  $\mu$ m of dielectric with a relative dielectric constant of about 4.0. This put the nominal characteristic impedance of the transmission lines at about 75  $\Omega$ , a reasonable match to the nominally 50- $\Omega$  probes.

<sup>&</sup>lt;sup>1</sup>We use brand names only to better specify the experimental conditions. The National Institute of Standards and Technology (NIST) does not endorse commercial products. Other products may work as well or better.



Fig. 1. Transmission-line calibration artifacts and test structures we employed. The interconnect stack supports 11 levels of metal: LB, UB, UA, B3, B2, B1, C2, C1, M3, M2, and M1 (from [1]). (a) Photograph of a test structure showing the contact pads, access lines, and device-under-test. The signal contact pads are 40- $\mu$ m long and 30- $\mu$ m wide, and are separated from the ground contact pads by 15  $\mu$ m. Some of the automated fill on the top metal layers can be seen in the photograph. (b) Cross section of the transmission line.

The ground plane is fabricated in the fourth level of metal (B3) from the top of the interconnect stack. This solid level of metal is 12- $\mu$ m wide and approximately 255-nm thick. To meet the design rules for the IBM process, we added 3- $\mu$ m-wide strips of B3 metal spaced 3  $\mu$ m from these 12- $\mu$ m-wide ground lines and tied the ground plane together with 7.6- and 7.0- $\mu$ m-wide strips in the next two higher levels of metal UB and UA, as shown in Fig. 1. We also meshed together all of the lower levels of metal below the B3 ground plane.

To set the reference impedance of the TRL calibration to 50  $\Omega$ , we first determined the capacitance per unit length of the line at low frequencies with the load method of [14]. We first moved the reference plane of the TRL calibration back to the contact pads using the propagation constant measured with the TRL algorithm to reduce the differences between the onand off-wafer reference planes. We also verified the assumption of constant capacitance required by [14] in [16] through the application of the calibration-comparison method and numerical studies. However, since there were no on-wafer loads available on the wafer, we used an off-wafer load instead, potentially adding some error into the overall reference impedance of the calibration. We believe that this was a reasonable approximation as we were able to perform the required fits in [14] at only a few gigahertz, where the difference between the probe-tip and on-wafer reference planes (after translation back to the contact pads) were small. We also note that an error in the capacitance determined with an off-wafer load will uniformly shift the impedance level of the calibration, and have minimal overall impact on the results.

We then determined the actual characteristic impedance of the lines from the measured propagation constant with the method of [13], which works well in low-loss dielectrics. This provides the information needed to account for the complex characteristic impedance of these transmission lines and to transform the reference impedance of the TRL calibration to 50  $\Omega$ .

This correction is important even when nominally  $50-\Omega$  transmission lines are used in the calibration because the actual characteristic impedance of printed lines becomes large at low frequencies as the resistance per unit length of the lines becomes comparable to the inductive reactance per unit length of the lines. However, we note that an error made in determining the capacitance only results in a shift of the overall reference impedance, and does not have a large effect on the measurements.

# B. Probe-Tip SOLT Calibration

We performed first-tier SOLT probe-tip calibrations on a commercial impedance-standard substrate with gold contact pads fabricated on alumina. The 50-µm-pitch probes and impedance-standard substrate were fabricated by the same manufacturer; we also used the standard definitions recommended by the manufacturer in the SOLT calibration algorithm. Finally, we measured the switch terms of our VNA, and corrected for them before applying the SOLT calibration algorithm. We did this to avoid errors in some SOLT calibration algorithms related to imperfect switch-term measurements caused by systematic errors in the definitions of the SOLT calibration artifacts themselves.

#### **III. AMPLIFIER MEASUREMENTS**

We started by comparing the first-tier on-wafer TRL calibration to a first-tier SOLT probe-tip calibration performed on a commercial impedance-standard substrate. Fig. 2 shows a measurement of the gain of an amplifier corrected with the two calibrations. The probe-tip calibration measures a slightly lower gain because its reference planes at the probe tips include, at least in an approximate way, the parasitics of the probe pad and access lines. In this case, the probe-tip calibration clearly does a good job of characterizing the amplifier's gain despite the approximations inherent in setting the reference plane at the probe tips.

Fig. 3 shows the maximum difference between scattering parameters  $S_{ij}$  corrected by the on-wafer TRL calibration and  $S'_{ij}$  corrected by the SOLT probe-tip calibration of a passive device, as determined by the calibration comparison method of [18]. These differences are surprisingly large, given the good performance of the SOLT calibration seen in Fig. 2.

It is not difficult to find devices whose measurements corrected by the SOLT calibration do not look nearly as good as those of Fig. 2. For example, Fig. 4 shows the magnitude of



Fig. 2. Comparison of amplifier gain corrected with TRL and SOLT. We used the maximum power available from our VNA to try to maximize the power generated by the amplifier. An increase in power level in the VNA at 67 GHz caused the drop in gain seen above.



Fig. 3. Worst case differences between measurements corrected by the TRL and SOLT calibrations.

the reflection coefficient of an open circuit in the access line next to the contact pad corrected by the two calibrations. We also estimated the uncertainty in the TRL measurements with the method of [29] and [30] in the figure. While neither measurement is perfect, and our estimates of the uncertainties in the TRL-corrected results appear to be smaller than the actual measurement errors, it is clear that the TRL calibration outperformed the SOLT probe-tip calibration in this case. Thus, the first-tier TRL calibrations are preferred over first-tier SOLT probe-tip calibrations in cases like this, where the goal is to characterize amplifiers or other complex microwave circuits on the wafer without augmenting the first-tier calibration with secondtier parasitic-extraction calibrations.

# **IV. TRANSISTOR MEASUREMENTS**

Moving the measurement reference plane close to the device being tested is extremely important for transistor characterization [10], and motivates the use of the parasitic-extraction calibration algorithms discussed in the introduction. We used a set of metrics to compare probe-tip SOLT, probe-tip LRRM, and on-wafer TRL calibrations augmented with second-tier parasitic-extraction calibrations such as [5]–[11] to each other. Fig. 5 illustrates some of the algorithms that we examined.



Fig. 4. Open pad corrected by the SOLT and TRL calibrations.



Fig. 5. Illustration of some of the first-, second-, and third-tier calibrations examined in this paper.

## A. Metrics for Transistor Measurements

The gate-source capacitance  $C_{\rm gs}$ , input resistance  $R_{\rm in}$ , drain-source conductance  $g_{\rm ds}$ , drain-gate capacitance  $C_{\rm dg}$ , drain-source capacitance  $C_{\rm ds}$ , and transconductance  $g_m$  of small lumped transistors depend only weakly on frequency. This provides a convenient set of metrics for comparing the ability of calibration algorithms to measure the intrinsic scattering parameters of a transistor.

To apply this idea, we can approximate  $C_{gs}$ ,  $R_{in}$ ,  $g_{ds}$ ,  $C_{dg}$ ,  $C_{ds}$ , and  $g_m$  from the transistors admittance and hybrid parameters with the expressions [31]–[33]

$$C_{\rm gs} \approx \frac{{\rm Im}(Y_{12} + Y_{11})}{\omega}$$

$$R_{\rm in} \approx {\rm Re}(h_{11}) \equiv {\rm Re}\left(\frac{1}{Y_{11}}\right)$$

$$g_{\rm ds} \approx {\rm Re}(Y_{22})$$

$$C_{\rm dg} \approx -{\rm Im}(Y_{12})/\omega$$

$$C_{\rm ds} \approx \frac{{\rm Im}(Y_{22} + Y_{21})}{\omega}$$

$$g_m \approx {\rm Re}(Y_{21})$$
(1)



Fig. 6. Approximations from (1) for transistor measurements corrected with first-tier on-wafer TRL and SOLT probe-tip calibrations augmented by secondtier open-short (OS), short-open (SO), pad-short-open (PSO), and thru-line-short-open (TLSO) parasitic-extraction calibrations. (a) Approximation from (1) for gate-source capacitance  $C_{gs}$ . (b) Approximation from (1) for input resistance  $R_{in}$ . (c) Approximation from (1) for drain–source conductance  $g_{ds}$ . (d) Approximation from (1) for drain–gate capacitance  $C_{dg}$ . (e) Approximation from (1) for drain–source capacitance  $C_{ds}$ ; (f) Approximation from (1) for transconductance  $g_m$ .

where  $\Omega$  is the frequency in radians,  $Y_{ij}$  are the admittance parameters of the transistor, and  $h_{ij}$  are the hybrid parameters of the transistor. We would expect  $C_{gs}$ ,  $R_{in}$ ,  $g_{ds}$ ,  $C_{dg}$ ,  $C_{ds}$ , and  $g_m$  approximated from (1) and the intrinsic transistor admittance and hybrid parameters of the transistor to be frequency independent. If the calibration has errors or if the parasitic-extraction algorithms do not successfully remove the extrinsic transistor elements, the approximations of  $C_{gs}$ ,  $R_{in}$ ,  $g_{ds}$ ,  $C_{dg}$ ,  $C_{ds}$ , and  $g_m$  determined from (1) will become frequency dependent. Similar approaches were used in [2] and [9]–[11] to assess the

ability of a calibration to measure the intrinsic scattering parameters of a transistor.

#### B. Comparison of Calibration Approaches

Fig. 6 compares approximations of  $C_{gs}$ ,  $R_{in}$ ,  $g_{ds}$ ,  $C_{dg}$ ,  $C_{ds}$ , and  $g_m$  from (1) derived from measurements of a silicon nFET power transistor with 40 fingers of width 770 nm and a minimum length of 40 nm designed for use at millimeter-wave frequencies. Table I lists the calibrations that we compared. We presented gain measurements of this transistor in [16]. The gate

 TABLE I

 CALIBRATIONS COMPARED IN FIGS. 6–9

| Calibration/extraction type | No         |    | SO | PSO | TLSO |
|-----------------------------|------------|----|----|-----|------|
|                             | extraction | OS |    |     |      |
| On-wafer TRL                | Х          | Х  |    |     |      |
| Probe-tip SOLT              | Х          | Х  | Х  | Х   | Х    |
| Probe-tip LRRM              | Х          | Х  | Х  | Х   | Х    |

was contacted on a single side, while the source and drain both exit on the opposite side of the gate in order to reduce parasitic capacitance. The sources connect directly to the ground plane. The drains are tapered while moving up through the metal stack to make contact with the signal line of the microstrip feeds.

All the data shown in the Fig. 6 are determined from the same raw measurements corrected with different first-tier calibrations and second-tier parasitic-extraction calibrations. The curves plotted in solid lines correspond to data corrected with our first-tier on-wafer TRL calibration, while curves plotted in dashed lines correspond to data corrected with the first-tier SOLT probe-tip calibration.

The on-wafer TRL and SOLT probe-tip calibrations with no parasitic extraction algorithms applied are marked with hollow circles in Fig. 6, and labeled "No extraction." The on-wafer TRL calibration with no extraction clearly outperforms the SOLT probe-tip calibration with no extraction, except at low frequencies, where the TRL calibration accuracy is limited by the length of the lines available on the die. This is certainly to be expected based on the amplifier measurements discussed in the last section of this paper, and the fact that the on-wafer TRL calibration places the measurement reference plane close to the transistor, while the SOLT calibration places the calibration reference plane at the probe tips and measures the combination of the contact pad, connecting microstrip line, via holes, and transistor.

The more important question is which calibration is more accurate after we try to extract the parasitic elements around the transistor with a second-tier parasitic-extraction calibration. The curves labeled "OS" and marked with hollow squares represent measurements that have been corrected with a second-tier parasitic-extraction calibration based on measurement of an open and a short [8]. This is a common approach for extracting the parasitic capacitances and inductances from the transistor measurements. We see from Fig. 6 that open-short extraction improves the flatness of the SOLT probe-tip results. Nevertheless, the SOLT probe-tip results with open-short extraction are still not as flat as the on-wafer TRL results with or without open-short extraction applied, except at low frequencies, where the TRL calibration accuracy was limited.

The results are similar for the second-tier short-open (labeled "SO" and marked with triangles in Fig. 6) and pad-short-open (labeled "PSO" and marked with solid dots in Fig. 6) calibrations [8]. While the extraction procedures improve the flatness of the SOLT probe-tip measurements, in most cases, the results are not nearly as flat as the corresponding on-wafer TRL results.

Fig. 6 also shows that augmenting the first-tier on-wafer TRL calibration with second-tier open-short, short-open, and pad-short-open parasitic-extraction algorithms does not greatly change the measurements. In fact, these results are most often so close to each other that their differences are difficult to distinguish in the figure. This shows that the additional corrections to the first-tier on-wafer TRL calibrations provided by the second-tier parasitic-extraction algorithms are small and relatively unimportant, and suggests that these second-tier corrections are not likely to introduce large errors into the measurements. This is important in metrological applications, as it is usually not possible to develop a rigorous basis for the analysis of calibrations based on lumped elements.

However, the same is not true of the SOLT probe-tip calibrations. Here we see that applying different second-tier parasitic-extraction calibrations yields significantly different results. This suggests that the second-tier parasitic-extraction calibrations are not entirely effective in eliminating the electrical behavior of the pads, microstrip access lines, and vias from the transistor measurements. Similar conclusions were reached in [2].

# C. Pad-Line-Short-Open Extraction

The second-tier thru-line calibration algorithm developed by Mangan *et al.* [23] is designed to remove the impact of the contact pads, short access lines, and vias from transistor measurements. This calibration requires fabricating two transmission lines of different lengths. The calibration then removes the pad capacitance, estimates the characteristic impedance of the lines from the probe-tip calibration, and places the calibration reference plane at any desired point in the transmission line.

A third-tier parasitic-extraction calibration based on a pair of opens and shorts in the silicon interconnect stack can then be cascaded to the calibration to extract the transistor-access vias from the measurements. We called this the pad-line-short-open parasitic-extraction calibration. While this calibration requires more space on the wafer than traditional parasitic-extraction calibrations, it requires significantly less space on the wafer than a full multiline TRL calibration kit.

The dashed curves in Fig. 6 labeled "TLSO" and marked with X's correspond to first-tier SOLT probe-tip measurements augmented by a second-tier pad-line calibration followed by a third-tier short-open parasitic-extraction calibration. While there are some unexplained systematic and relatively constant offsets in  $C_{\rm ds}$  and  $R_{\rm in}$ , the figure shows that this three-tier thru-line-short-open parasitic-extraction calibration algorithm generally does more to repair the approximations of the first-tier SOLT probe-tip calibration than the other second-tier calibration algorithms we tested. This is not surprising because the open-short, short-open, and pad-short-open extraction algorithms were not designed to account for the 150- $\mu$ m microstrip access lines.

#### D. First-Tier LRRM Probe-Tip Calibration

Fig. 7 presents the same data as Fig. 6, except that a first-tier LRRM probe-tip calibration was used instead of a first-tier SOLT probe-tip calibration. The on-wafer TRL calibrations generally outperform the LRRM probe-tip calibrations, except at low frequencies, where the TRL calibration accuracy is limited by the length of the lines was limited by die size. Again, the LRRM calibration augmented by a second-tier



Fig. 7. Approximations from (1) for transistor measurements corrected with first-tier on-wafer TRL and LRRM probe-tip calibrations augmented by secondtier open-short (OS), short-open (SO), pad-short-open (PSO), and thru-line-short-open (TLSO) parasitic-extraction calibrations. (a) Approximation from (1) for gate-source capacitance  $C_{gs}$ . (b) Approximation from (1) for input resistance  $R_{in}$ . (c) Approximation from (1) for drain–source conductance  $g_{ds}$ . (d) Approximation from (1) for drain–gate capacitance  $C_{dg}$ . (e) Approximation from (1) for drain–source capacitance  $C_{ds}$ . (f) Approximation from (1) for transconductance  $g_m$ .

on-wafer thru-line-short-open parasitic extraction calibration outperformed the other LRRM-based calibrations.

# E. Comparison With Uncertainty Estimates

Due to the difficulty of assessing the error mechanisms in probe-tip calibrations, we were not able to estimate the uncertainties in the SOLT and LRRM calibrations. However, the error mechanisms in the TRL calibration are better understood. As a result, we were able to develop rudimentary uncertainty estimates for our TRL calibration. To do that, we took advantage of the use of overdetermined standards in the TRL calibrations and the relatively small systematic errors of the TRL calibration to simplify the analysis with the application of the orthogonal distance regression algorithm of [29] and [30]. This algorithm allowed us to estimate the uncertainty in the first-tier TRL calibration from the lack of fit of the measurements to the VNA calibration model.



Fig. 8. Approximations from (1) for transistor measurements corrected with first-tier on-wafer TRL augmented by second-tier short-open (SO) parasitic-extraction calibrations and with first-tier probe-tip SOLT and LRRM augmented by second-tier on-wafer thru-line-short-open (TLSO) parasitic-extraction calibrations. (a) Approximation from (1) for gate-source capacitance  $C_{gs}$ . (b) Approximation from (1) for input resistance  $R_{in}$ . (c) Approximation from (1) for drain-source conductance  $g_{ds}$ . (d) Approximation from (1) for drain-gate capacitance  $C_{dg}$ . (e) Approximation from (1) for drain-source capacitance  $C_{ds}$ ; (f) Approximation from (1) for transconductance  $g_{m}$ .

Since we did not have redundant measurements of the shorts and opens used to de-embed the transistor access vias, and because that de-embedding step is still not well understood, we were not able to include estimates of the error in our transistor parameters due to error incurred in the transistor-access-via de-embedding step. Thus, while we expect our uncertainty estimates to underestimate the total measurement error, we still expect differences in results measured with different base calibrations to be bounded by the uncertainty estimates.

Fig. 8 compares  $C_{gs}$ ,  $R_{in}$ ,  $g_{ds}$ ,  $C_{dg}$ ,  $C_{ds}$ , and  $g_m$  determined by TRL, SOLT, and LRRM calibrations with short-open extraction. Fig. 8 simplifies the comparison of the LRRM and Fig. 8 plots the 95% confidence intervals due to the uncertainty in the base TRL calibration via dashed lines. Except at the low frequencies, where the first-tier TRL calibrations fail, the estimated uncertainty is quite small. In fact, in most cases, the 95% confidence intervals are smaller than the overall ripples in  $C_{\rm gs}$ ,  $R_{\rm in}$ ,  $g_{\rm ds}$ ,  $C_{\rm dg}$ ,  $C_{\rm ds}$ , and  $g_m$  determined by the first-tier TRL calibration with short-open extraction. We attribute these discrepancies to unaccounted-for errors in the short-open extraction algorithm and the use of the approximations in (1), neither of which were included in the error analysis.

Nevertheless, if the base LRRM and SOLT calibrations were just as accurate as the base TRL calibration, we would anticipate that the *differences* of the TRL, LRRM, and SOLT results would be bounded by the 95% confidence intervals shown, after expansion by a factor of  $\sqrt{2}$  to account for the equal uncertainties in the base LRRM and SOLT calibrations. As the differences in the plot clearly exceed this amount, it appears that the LRRM and SOLT calibrations must contain errors that are greater than the errors of the TRL calibration we estimated with the method of [29] and [30].

# V. CONCLUSIONS

We first demonstrated the superiority of on-wafer TRL calibrations performed directly in a silicon interconnect stack over SOLT and LRRM probe-tip calibrations performed on an impedance-standard substrate for microwave amplifier and circuit characterization, except at low frequencies, where the TRL calibration accuracy was limited by the length of the lines that were available to us on our die. We also showed that the second-tier parasitic-extraction calibrations we used to augment SOLT and LRRM calibrations were not able to repair all of the error in the first-tier probe-tip calibrations based on an impedance-standard substrate.

The second-tier method of [23] proved to be an exception. While this calibration requires fabricating on-wafer transmission-line calibration artifacts in the silicon interconnect stack, and applies some of the same principles of the on-wafer TRL approach, it uses significantly less space on the silicon wafer than a full multiline TRL calibration kit and repaired much of the error in our SOLT and LRRM probe-tip calibrations. Furthermore, this calibration may be more practical when it is not possible to apply gold plating to the aluminum contact pads in the silicon interconnect stack.

Nevertheless, we found that overall the on-wafer TRL calibrations outperformed the SOLT and LRRM probe-tip calibrations based on lumped standards fabricated on an off-wafer impedance-standard substrate. In particular, changes due to augmenting the first-tier TRL calibrations with second-tier parasitic-extraction calibrations were small, and all of these secondtier calibrations yielded similar results. This leads to greater confidence in the approach.

We also note that first-tier TRL calibrations are not only more accurate, but rigorously founded in microwave circuit theory [12]. This allows the development of error analyses for TRL calibrations similar to that demonstrated in [34]. An error analysis for off-wafer SOLT and LRRM calibrations would likely have to be based on a comparison to TRL results. As such, it would be difficult to achieve the same low levels of uncertainty in the SOLT or LRRM analysis, as we would have to add differences between the SOLT and LRRM calibrations and the TRL calibrations to the uncertainty in the base TRL calibration.

We were not able to investigate all of the calibrations in current use. For example, we were not able to investigate off-wafer TRL and on-wafer SOLT, LRM, and LRRM calibrations. However, the demonstration of an accurate on-wafer calibration gives us a powerful tool for assessing the accuracy of these and other calibrations, both on-wafer and off-wafer.

# ACKNOWLEDGMENT

This work is a publication of the National Institute of Standards and Technology, an agency of the U.S. Government, and is not subject to U.S. copyright. The views, opinions, and/or findings contained in this paper are those of the authors and should not be interpreted as representing the official views or policies, either expressed or implied, of either the Defense Advanced Research Projects Agency or the Department of Defense.

#### REFERENCES

- K. H. Yau, E. Dacquay, I. Sarkas, and S. P. Voinigescu, "Device and IC characterization above 100 GHz," *IEEE Microw. Mag.*, vol. 13, pp. 30–54, Feb. 2012.
- [2] "Consistent parameter extraction for advanced RF devices," Cascade Microtech, Beaverton, OR, USA, Appl. Note, 2013. [Online]. Available: http://www.cmicro.com/files/CalParaExtraction\_AN.pdf
- [3] R. Doerner and A. Rumiantsev, "Verification of the wafer-level LRM+ calibration technique for GaAs applications up to 110 GHz," in *ARFTG Conf. Dig.*, Jun. 2005, vol. 65, pp. 15–19.
- [4] A. Davidson, K. Jones, and E. Strid, "LRM and LRRM calibrations with automatic determination of load inductance," in *ARFTG Microw. Meas. Conf. Dig.*, Nov. 1990, vol. 36, pp. 57–63.
- [5] Q. Liang, J. D. Cressler, G. Niu, Y. Lu, G. Freeman, D. C. Ahlgren, R. M. Malladi, K. Newton, and D. L. Harame, "A simple four-port parasitic deembedding methodology for high-frequency scattering parameter and noise characterization of SiGe HBTs," *IEEE Trans. Microw. Theory Techn.*, vol. 51, no. 11, pp. 2165–2174, Nov. 2003.
- [6] Q. Liang, W. Kuo, J. D. Cressler, and A. J. Joseph, "Accurate AC transistor characterization to 110 GHz using a new four-port selfcalibrated extraction technique," in *IEEE Silicon Monolithic Integr. Circuits RF Syst. Top. Meeting*, Sep. 2004, pp. 282–285.
- [7] X. Wei, K. Xia, G. Niu, Y. LI, S. L. Sweeney, Q. Liang, X. Wang, and S. S. Taylor, "An improved on-chip 4-port parasitics de-embedding method with application to RFCMOS," in *Silicon Monolithic Integr. Circuits RF Syst. Top. Meeting*, Dec. 2007, pp. 24–27.
- [8] L. F. Tiemeijer, R. J. Havens, A. B. M. Jansman, and Y. Bouttement, "Comparison of the 'pad-open-short' and 'open-short-load' deembedding techniques for accurate on-wafer RF characterization of highquality passives," *IEEE Trans. Microw. Theory Techn.*, vol. 53, no. 2, pp. 723–729, Feb. 2005.
- [9] A. Rumiantsev, P. Sakalas, N. Derrier, D. Celi, and M. Schroter, "Influence of probe tip calibration on measurement accuracy of small-signal parameters of advanced BiCMOS HBTs," in *IEEE Bipolar/BiCMOS Circuits Technol. Meeting*, Sep. 2011, pp. 203–206.
- [10] A. Rumiantsev, S. L. Sweeney, and P. L. Corson, "Comparison of on-wafer multiline TRL and LRM+ calibrations for RF CMOS applications," in *Automat. RF Techn. Group Conf. Dig.*, Oct. 2008, vol. 72, pp. 132–136.
- [11] A. Rumiantsev, P. L. Corson, S. L. Sweeney, and U. Arz, "Applying the calibration comparison technique for verification of transmission line standards on silicon up to 110 GHz," in *Automat. RF Techn. Group Conf. Dig.*, Dec. 2009, vol. 73, pp. 1–6.

- [12] R. B. Marks and D. F. Williams, "A general waveguide circuit theory," *J. Res. Nat. Inst. Standards Technol.*, vol. 97, no. 5, pp. 533–562, Sep. 1992.
- [13] R. B. Marks and D. F. Williams, "Characteristic impedance determination using propagation constant measurement," *IEEE Microw. Guided Wave Lett.*, vol. 1, no. 6, pp. 141–143, Jun. 1991.
- [14] D. F. Williams and R. B. Marks, "Transmission line capacitance measurement," *IEEE Microw. Guided Wave Lett.*, vol. 1, no. 9, pp. 243–245, Sep. 1991.
- [15] M. Seo, B. Jagannathan, J. Pekarik, and M. J. W. Rodwell, "A 150 GHz amplifier with 8-dB gain and +6 dBm Psat in digital 65 nm CMOS using dummy-prefilled microstrip lines," *IEEE J. Solid-State Circuits*, vol. 44, no. 12, pp. 3410–3421, Dec. 2009.
- [16] D. F. Williams, P. L. Corson, J. Sharma, H. Krishnaswamy, W. Tai, Z. George, D. Ricketts, P. Watson, E. Dacquay, and S. Voinigescu, "Calibration-kit design for millimeter-wave silicon integrated circuits," *IEEE Trans. Microw. Theory Techn.*, vol. 61, no. 7, pp. 2685–2694, Jun. 2013.
- [17] K. H. Yau, I. Sarkas, A. Tomkins, P. Chevalier, and S. P. Voinigescu, "On-wafer S-parameter de-embedding of silicon active and passive devices up to 170 GHz," in *IEEE MTT-S Int. Microw. Symp. Dig.*, May 2010, pp. 600–603.
- [18] D. F. Williams, R. B. Marks, and A. Davidson, "Comparison of on-wafer calibrations," in *Automat. RF Techn. Group Conf. Dig.*, Dec. 1991, vol. 38, pp. 68–81.
- [19] D. F. Williams and R. B. Marks, "Calibrating on-wafer probes to the probe tips," in *Automat. RF Techn. Group Conf. Dig.*, Dec. 1992, vol. 40, pp. 136–143.
- [20] D. F. Williams and R. B. Marks, "LRM probe-tip calibrations with imperfect resistors and lossy lines," in *ARFTG Conf. Dig.*, Dec. 1993, vol. 42, pp. 32–36.
- [21] R. B. Marks and D. F. Williams, "Verification of commercial probe-tip calibrations," in *ARFTG Conf. Dig.*, Dec. 1993, vol. 42, pp. 37–44.
- [22] D. F. Williams and R. B. Marks, "LRM probe-tip calibrations using nonideal standards," *IEEE Trans. Microw. Theory Techn.*, vol. 43, no. 2, pp. 466–469, Feb. 1995.
- [23] A. M. Mangan, S. P. Voinigescu, M. T. Yang, and M. Tazlauanu, "Deembedding transmission line measurements for accurate modeling of IC designs," *IEEE Trans. Electron Devices*, vol. 53, no. 2, pp. 235–241, Feb. 2006.
- [24] D. F. Williams and R. B. Marks, "Compensation for substrate permittivity in probe-tip calibration," in *ARFTG Conf. Dig.*, Dec. 1994, vol. 44, pp. 20–30.
- [25] D. F. Williams and D. K. Walker, "Compensation for geometrical variation in coplanar waveguide probe-tip calibration," *IEEE Microw. Wireless Compon. Lett.*, vol. 7, no. 4, pp. 97–99, Apr. 1997.
- [26] A. Rumiantsev, R. Doerner, and P. Sakalas, "Verification of wafer-level calibration accuracy at cryogenic temperatures," in *Automat. RF Techn. Group Conf. Dig.*, Dec. 2006, vol. 68, pp. 134–140.
- [27] A. Rumiantsev, R. Doerner, and S. Thies, "Calibration standards verification procedure using the calibration comparison technique," in *Eur. Microw. Conf.*, Oct. 2006, vol. 36, pp. 489–491.
- [28] A. Rumiantsev and R. Doerner, "Verification of wafer-level calibration accuracy at high temperatures," in *Automat. RF Techn. Group Conf. Dig.*, Jun. 2008, vol. 71, pp. 103–106.
- [29] D. F. Williams, C. M. Wang, and U. Arz, "An optimal vector-networkanalyzer calibration algorithm," *IEEE Trans. Microw. Theory Techn.*, vol. 51, no. 12, pp. 2391–2401, Dec. 2003.
- [30] D. F. Williams, C. M. Wang, and U. Arz, "An optimal multiline TRL calibration algorithm," in *IEEE MTT-S Int. Microw. Symp. Dig.*, Jun. 2003, vol. 3, pp. 1819–1822.
- [31] D. Lovelace, J. Costa, and N. Camilleri, "Extracting small-signal model parameters of silicon MOSFET transistors," in *IEEE MTT-S Int. Microw. Symp. Dig.*, 1994, pp. 2469–2475.
- [32] S. H. Jen, C. C. Enz, D. R. Pehlke, M. Schroter, and B. J. Sheu, "Accurate modeling and parameter extraction for MOS transistors valid upto 10 GHz," *IEEE Trans. Electron Devices*, vol. 46, no. 11, pp. 2217–2227, Nov. 1999.
- [33] J. Jang, "Small-signal modeling of RF CMOS," Maters thesis, Dept. Elect. Eng., Stanford Univ., Stanford, CA, USA, 2004.
- [34] D. F. Williams, A. C. Young, and M. Urteaga, "A prescription for sub-millimeter-wave transistor characterization," *IEEE Trans. Terahertz Sci. Technol.*, vol. 3, no. 4, pp. 433–439, Mar. 2012.



**Dylan F. Williams** (M'80–SM'90–F'02) received the Ph.D. in electrical engineering from the University of California at Berkeley, Berkeley, CA, USA, in 1986.

In 1989, he joined the Electromagnetic Fields Division, National Institute of Standards and Technology (NIST), Boulder, CO, USA, where he develops electrical waveform and microwave metrology. He has authored or coauthored over 80 technical papers.

Dr. Williams was Editor-in-Chief of the IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES (2006–2010). He is currently the executive editor of the IEEE TRANSACTIONS ON TERAHERTZ SCIENCE AND TECHNOLOGY. He was the recipient of the Department of Commerce Bronze and Silver Medals, the Astin Measurement Science Award, two Electrical Engineering Laboratory's Outstanding Paper Awards, three Automatic RF Techniques Group (ARFTG) Best Paper Awards, the ARFTG Automated Measurements Technology Award, the IEEE Morris E. Leeds Award, the 2011 European Microwave Prize, and the 2013 IEEE Joseph F. Keithley Award.



**Phillip Corson** (M'06) received the B.S. degree in mathematics from the University of Vermont, Burlington, VT, USA, in 1994.

In 1980, he joined the Microelectronics, IBM Semiconductor Research and Development Center, Essex Junction, VT, USA, where he was involved with advanced bipolar memory development. His projects include design and characterization of bipolar and CMOS high-performance SRAM and DRAM products, SRAM product engineering, modeling ionizing radiation and SER, developing an

enhanced IT infrastructure, AIX system administration and software development, and team lead for compact model device characterization. He is currently an Advisory Engineer involved in passive device modeling.



Jahnavi Sharma (S'10) received the Bachelors and Masters degrees in electrical engineering from the Indian Institute of Technology, Madras, India, in 2009, and is currently working toward the Ph.D. degree at Columbia University, New York, NY, USA.

In the summer of 2007, she completed a three-month internship with the Microelectronics Center, Indian Institute of Technology, Kharagpur, India. Her research interests include sub-millimeter-wave circuits in CMOS and exploration of associated applications.



Harish Krishnaswamy (M'09) received the B. Tech. degree in electrical engineering from the Indian Institute of Technology, Madras, India, in 2001, and the M.S. and Ph.D. degrees in electrical engineering from the University of Southern California (USC), Los Angeles, CA, USA, in 2003 and 2009, respectively.

In 2009, he joined the Electrical Engineering Department, Columbia University, New York, NY, USA, as an Assistant Professor. His research interests broadly span integrated devices, circuits,

and systems for a variety of RF and millimeter-wave applications. His current research efforts are focused on silicon-based millimeter-wave power amplifiers, sub-millimeter-wave circuits and systems, and reconfigurable broadband RF transceivers for cognitive and software-defined radio.

Dr. Krishnaswamy was a member of the Technical Program Committee (TPC) of several conferences, including the IEEE RFIC Symposium and IEEE VLSI-D. He was the recipient of the IEEE International Solid State Circuits Conference (ISSCC) Lewis Winner Award for Outstanding Paper in 2007, the Best Thesis in Experimental Research Award from the USC Viterbi School of Engineering in 2009, and the Defense Advanced Projects Agency (DARPA) Young Faculty Award in 2011.



Wei Tai (S'08–M'13) received the B.S. degree in electrical engineering from National Taiwan University, Taipei, Taiwan, in 2004, and the Ph.D. degree in electrical and computer engineering from Carnegie Mellon University, Pittsburgh, PA, USA, in 2012.

In 2009, he held an internship with the Intel Corporation, Hillsboro, OR, USA, where he was involved with the design of 4G/WLAN CMOS power amplifiers with dynamic power control. He is currently a Senior Engineer with Qualcomm Technologies Inc., San Diego, CA, USA, where he develops multi-mode

3G/4G power amplifiers. His research has been focused on RF and millimeterwave integrated circuits and power amplifiers.

Dr. Tai was the recipient of the 2011 Analog Devices Outstanding Student Designer Award.

**Paul M. Watson** (M'01) received the B.S. and M.S. degrees in electrical engineering from the University of Utah, Salt Lake City, UT, USA, in 1991 and 1993, respectively, and the Ph.D. degree in electrical engineering from the University of Colorado at Boulder, Boulder, CO, USA, in 1998.

He is currently a Senior Research Engineer with the Sensors Directorate, Air Force Research Laboratory, Wright Patterson Air Force Base, OH, USA. His research interests include microwave/millimeterwave circuit modeling and design techniques.

**Eric Dacquay** (S'04–M'08), photograph and biography not available at the time of publication.

Zacharias George, photograph and biography not available at the time of publication.



**David S. Ricketts** (S'95–M'06) received the B.S. and M.S. degrees in electrical engineering from Worcester Polytechnic Institute, Worcester, MA, USA, in 1995 and 1997, respectively, and the Ph.D. degree in electrical engineering from Harvard University, Cambridge, MA, USA, in 2006.

He is currently an Associate Professor of electrical and computer engineering with North Carolina State University, Raleigh, NC, USA. He possesses over eight years of experience in industrial research and development of over 40 integrated circuits in

mixed-signal, RF, and power management applications. His research crosses the fields of physics, material science, and circuit design, investigating the ultimate capabilities of microelectronic devices and how these are harnessed by differing circuit topologies to produce the highest performing systems. His work has appeared in *Nature* and in numerous IEEE conferences and journals and was selected for the 2008 *McGraw-Hill Yearbook of Science and Engineering*. He has authored two books on jitter in high-speed electronics and electrical solitons.

Dr. Ricketts is a Harvard Innovation Fellow and 2009 Wimmer Faculty Teaching Fellow with Carnegie Mellon University. He was the recipient of the National Science Foundation (NSF) CAREER Award, the Defense Advanced Research Projects Agency (DARPA) Young Faculty Award, and the George Tallman Ladd Research Award.



**Sorin P. Voinigescu** (S'91–M'95–SM'02) received the M.Sc. degree in electronics from the Polytechnic Institute of Bucharest, Romania, in 1984, and the Ph.D. degree in electrical and computer engineering from the University of Toronto, Toronto, ON, Canada, in 1994.

From 1994 to 2002, he was initially with Nortel Networks, Ottawa, ON, Canada, and then with Quake Technologies, Ottawa, ON, Canada, where he was responsible for projects in high-frequency characterization and statistical scalable compact model devel-

opment for Si, SiGe, and III–V devices. He later conducted research on wireless and optical fiber building blocks and transceivers in these technologies. In 2002, he joined the University of Toronto, where he is currently a full Professor. His research and teaching interests focus on nanoscale semiconductor devices and their application in integrated circuits at frequencies beyond 300 GHz. From 2008 to 2009, he spent a sabbatical year with the Fujitsu Laboratories of America, Sunnyvale, CA, USA.

Dr. Voinigescu is a member of the ITRS RF/AMS Committee and of the Technical Program Committees (TPCs) of the IEEE CSICS and BCTM. He was the recipient of Nortel's President Award for Innovation in 1996. He was a corecipient of the Best Paper Award of the 2001 IEEE CICC, the 2005 IEEE CSICS, and the Beatrice Winner Award of the 2008 IEEE ISSCC. His students have been the recipients of Student Paper Awards of the 2004 VLSI Circuits Symposium, the 2006 SiRF Meeting, RFIC Symposium and BCTM, and of the 2008 and 2012 IEEE Microwave Theory and Techniques Society (IEEE MTT-S) International Microwave Symposium.